MC68EN360CAI25L Freescale Semiconductor, MC68EN360CAI25L Datasheet - Page 405

IC MPU QUICC 25MHZ 240-FQFP

MC68EN360CAI25L

Manufacturer Part Number
MC68EN360CAI25L
Description
IC MPU QUICC 25MHZ 240-FQFP
Manufacturer
Freescale Semiconductor
Series
MC68000r

Specifications of MC68EN360CAI25L

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
240-FQFP
Core Size
32 Bit
Cpu Speed
25MHz
Embedded Interface Type
SCP, TDM
Digital Ic Case Style
FQFP
No. Of Pins
240
Supply Voltage Range
4.75V To 5.25V
Rohs Compliant
Yes
Family Name
M68xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
FQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EN360CAI25L
Manufacturer:
APLHA
Quantity:
12 000
Part Number:
MC68EN360CAI25L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68EN360CAI25L
Manufacturer:
FREESCALE
Quantity:
20 000
FEx—Frame Sync Edge for TDM A or B
GMx—Grant Mode for TDM A or B
TFSDx—Transmit Frame Sync Delay for TDM A or B
The L1RSYNCx and L1TSYNCx pulses are sampled with the falling/rising edge of the
channel clock according to this bit.
These two bits determine the number of clock delays between the transmit sync and the
first bit of the transmit frame. If the CRTx bit is set (recommended with IDL or GCI), then
the transmit sync is not used, and these bits are ignored.
Refer to Figure 7-29 and Figure 7-30 for an example of the use of these bits.
0 = Falling edge (Use for IDL and GCI.)
1 = Rising edge
0 = GCI/SCIT mode. The GCI/SCIT D channel grant mechanism for transmission is in-
1 = IDL mode. A GRANT mechanism is supported if the corresponding GR1–GR4 bits
00 = No bit delay (The first bit of the frame is transmitted/received on the same clock
01 = 1 bit delay
10 = 2 bit delay
11 = 3 bit delay
L1SYNC
(FE = 1)
(CE = 0)
L1CLK
DATA
ternally supported. The grant is one bit from the receive channel. This bit is marked
by programming the channel select bits of the SI RAM with 111 to assert an internal
strobe on it. Refer to 7.8.7.2.2 SCIT Programming.
in the SIMODE register are set. The grant is a sample of the L1GRx pin while
L1TSYNCx is asserted. This GRANT mechanism implies the IDL access controls
for transmission on the D channel. Refer to 7.8.6.2 IDL Interface Programming.
as the sync.)
Figure 7-29. One Clock Delay from Sync to Data (RFSD = 01)
Freescale Semiconductor, Inc.
ONE CLOCK DELAY FROM SYNC LATCH TO FIRST BIT OF FRAME
BIT 0
For More Information On This Product,
BIT 1
MC68360 USER’S MANUAL
Go to: www.freescale.com
BIT 2
BIT 3
BIT 4
Serial Interface with Time Slot Assigner
BIT 5
END OF FRAME
BIT 0

Related parts for MC68EN360CAI25L