MC68EN360CAI25L Freescale Semiconductor, MC68EN360CAI25L Datasheet - Page 518

IC MPU QUICC 25MHZ 240-FQFP

MC68EN360CAI25L

Manufacturer Part Number
MC68EN360CAI25L
Description
IC MPU QUICC 25MHZ 240-FQFP
Manufacturer
Freescale Semiconductor
Series
MC68000r

Specifications of MC68EN360CAI25L

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
240-FQFP
Core Size
32 Bit
Cpu Speed
25MHz
Embedded Interface Type
SCP, TDM
Digital Ic Case Style
FQFP
No. Of Pins
240
Supply Voltage Range
4.75V To 5.25V
Rohs Compliant
Yes
Family Name
M68xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
FQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EN360CAI25L
Manufacturer:
APLHA
Quantity:
12 000
Part Number:
MC68EN360CAI25L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68EN360CAI25L
Manufacturer:
FREESCALE
Quantity:
20 000
Serial Communication Controllers (SCCs)
7.10.18.2.3 Delayed RTS Mode. Sometimes HDLC bus may be used in a configuration
having a local HDLC bus and a standard transmission line that is not an HDLC bus. Figure
7-58 illustrates such a case. The local HDLC bus controllers do not communicate with each
other, but with a station on the transmission line; yet the HDLC bus protocol is used to con-
trol the access to the transmission line. In such a case, the RTS pin may be used as follows.
Normally, the RTS pin goes active at the beginning of the first bit of the opening flag. Use of
RTS is not normally required in HDLC bus; however, a mode exists on the QUICC’s HDLC
bus that delays the RTS signal by one bit with respect to the data. This mode is selected
with the BRM bit in the PSMR.
The delayed RTS mode is useful when the HDLC bus is used to connect multiple local
nodes to a transmission line. If the transmission line driver has a one-bit delay, then the
delayed RTS line can be used to enable the output of the transmission line driver. The result
is that the transmission line bits always drive "clean" without any collisions occurring on
them. The RTS timing is shown in Figure 7-59.
7-194
NOTES:
TX
RX
1. The TXD pins of slave devices should be configured to open-drain in the port C parallel I/O port.
2. The RTS pins of each HDLC bus controller are configured to delayed RTS mode.
Figure 7-58. HDLC Bus Transmission Line Configuration
(1-BIT DELAY)
LINE
DRIVER
EN
Freescale Semiconductor, Inc.
For More Information On This Product,
MC68360 USER’S MANUAL
Go to: www.freescale.com
RTS
RXD
CONTROLLER
HDLC BUS
LOCAL HDLC BUS
TXD
A
CTS
RTS
RXD
CONTROLLER
HDLC BUS
TXD
B
CTS
R
+5

Related parts for MC68EN360CAI25L