MC68EN360CAI25L Freescale Semiconductor, MC68EN360CAI25L Datasheet - Page 688

IC MPU QUICC 25MHZ 240-FQFP

MC68EN360CAI25L

Manufacturer Part Number
MC68EN360CAI25L
Description
IC MPU QUICC 25MHZ 240-FQFP
Manufacturer
Freescale Semiconductor
Series
MC68000r

Specifications of MC68EN360CAI25L

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
240-FQFP
Core Size
32 Bit
Cpu Speed
25MHz
Embedded Interface Type
SCP, TDM
Digital Ic Case Style
FQFP
No. Of Pins
240
Supply Voltage Range
4.75V To 5.25V
Rohs Compliant
Yes
Family Name
M68xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
FQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EN360CAI25L
Manufacturer:
APLHA
Quantity:
12 000
Part Number:
MC68EN360CAI25L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68EN360CAI25L
Manufacturer:
FREESCALE
Quantity:
20 000
Parallel I/O Ports
For each ODx bit, the definition is as follows:
7.14.7.2 PORT B DATA REGISTER (PBDAT). A read of PBDAT returns the data at the
pin, independent of whether the pin is defined as an input or an output. This allows detection
of output conflicts at the pin by comparing the written data with the data on the pin. A write
to the PBDAT is latched, and if that bit in the PBDIR is configured as an output, the value
latched for that bit will be driven onto its respective pin. PBDAT can be read or written at any
time. PBDAT is not initialized and is undefined at reset.
7.14.7.3 PORT B DATA DIRECTION REGISTER (PBDIR). PBDIR is cleared at system
reset.
For each DRx bit, the definition is as follows:
7.14.7.4 PORT B PIN ASSIGNMENT REGISTER (PBPAR). PBPAR is cleared at system
reset.
7-364
DR15
DD15
D15
15
15
15
0 = The I/O pin is actively driven as an output.
1 = The I/O pin is an open-drain driver. As an output, the pin is actively driven low, but
0 = The corresponding pin is an input.
1 = The corresponding pin is an output.
DR14
DD14
D14
14
14
14
is three-stated otherwise.
DR13
DD13
D13
13
13
13
SMTxD1, DONE1 and DONE2 can not be set as open drain driv-
er regardless of the setting of this register.
DR12
DD12
D12
12
12
12
DR11
DD11
D11
11
11
11
Freescale Semiconductor, Inc.
For More Information On This Product,
DR10
DD10
D10
10
10
10
MC68360 USER’S MANUAL
Go to: www.freescale.com
DR9
DD9
D9
9
9
9
DR8
DD8
D8
NOTE
8
8
8
DR7
DD7
D7
7
7
7
DR6
DD6
D6
6
6
6
DR5
DD5
D5
5
5
5
DR4
DD4
D4
4
4
4
DR3
DD3
D3
3
3
3
DR2
DD2
D2
2
2
2
DR17
DD17
D17
DR1
DD1
D1
17
17
17
1
1
1
DR16
DD16
D16
DR0
DD0
D0
16
16
16
0
0
0

Related parts for MC68EN360CAI25L