MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 1004

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Universal Serial Bus Interface
16.6.8
The structure of an iTD is presented in Isochronous (High-Speed) Transfer Descriptor (iTD). There are
four distinct sections to an iTD:
16.6.8.1
The host controller uses FRINDEX register bits 12–3 to index into the periodic frame list. This means that
the host controller visits each frame list element eight consecutive times before incrementing to the next
periodic frame list element. Each iTD contains eight transaction descriptions, which map directly to
FRINDEX register bits 2–0. Each iTD can span 8 micro-frames worth of transactions. When the host
controller fetches an iTD, it uses FRINDEX register bits 2–0 to index into the transaction description array.
When the first iTD in the periodic list is traversed after periodic schedule is enabled, the value of
FRINDEX[2:0] may be other then 0, so the first transaction issued by the controller may be any of the eight
available active transactions. If the active bit in the Status field of the indexed transaction description is
cleared, the host controller ignores the iTD and follows the Next pointer to the next schedule data structure.
16-76
The first field is the Next Link Pointer. This field is for schedule linkage purposes only.
Transaction description array. This area is an eight-element array. Each element represents control
and status information for one micro-frame's worth of transactions for a single high-speed
isochronous endpoint.
The buffer page pointer array is a 7-element array of physical memory pointers to data buffers.
These are 4K aligned pointers to physical memory.
Endpoint capabilities. This area utilizes the unused low-order 12 bits of the buffer page pointer
array. The fields in this area are used across all transactions executed for this iTD, including
endpoint addressing, transfer direction, maximum packet size and high-bandwidth multiplier.
1024, 512, or 256
Managing Isochronous Transfers Using iTDs
Host Controller Operational Model for iTDs
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Elements
Periodic Frame List
Figure 16-47. Example Periodic Schedule
Poll Rate: 1
A
A
A
A
A
A
Poll Rate: N –– > 1
8
Isochronous Transfer
Descriptor(s)
A
4
• • •
1
Last
Periodic has
End of
List Mark
Interrupt Queue
Heads
Freescale Semiconductor

Related parts for MPC8313CZQADDC