MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 535

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Figure 10-68
to hold the UPM in a particular state until LUPWAIT is negated. As the example shows, the LCSn and
LGPL1 states and the WAEN value are frozen until LUPWAIT is recognized as negated. WAEN is
typically set before the line that contains UTA = 1. Note that if WAEN and NA are both set in the same
RAM word, NA causes the burst address to increment once as normal regardless of whether the UPM
freezes.
10.4.4.5
If LUPWAIT is to be considered an asynchronous signal, which can be asserted/negated at any time, no
UPM RAM word must contain both WAEN = 1 and UTA = 1 simultaneously.
However, programming WAEN = 1 and UTA = 1 in the same RAM word allows the UPM to treat
LUPWAIT as a synchronous signal, which must meet set-up and hold times in relation to the rising edge
of the bus clock. In this mode, as soon as UPM samples LUPWAIT negated on the rising edge of the bus
clock, it immediately generates an internal transfer acknowledge, which allows a data transfer one bus
clock cycle later. The generation of transfer acknowledge is early because LUPWAIT is not
re-synchronized. The acknowledge occurs early or normally depending on whether the UPM was already
frozen inWAIT cycles or not. This feature allows the synchronous negation of LUPWAIT to affect a data
transfer, even if UTA, WAEN, and LAST are set simultaneously.
10.4.4.6
Slow memory devices that take a long time to turn off their data bus drivers on read accesses should choose
some non-zero combination of OR
Freescale Semiconductor
Synchronous Sampling of LUPWAIT for Early Transfer Acknowledge
Extended Hold Time on Read Accesses
shows how the WAEN bit in the word read by the UPM and the LUPWAIT signal are used
LUPWAIT
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
LGPL1
WAEN
LCS n
LCLK
T1
T2
T3
T4
TA
c1 c2 c3 c4 c5 c6 c7 c8
Word n
A
Figure 10-68. Effect of LUPWAIT Signal
n
[TRLX] and OR
Word n+1
B
n
[EHTR]. The next accesses after a read access to the
c9 c10 c11
Word n+2
C
c12
Wait
Enhanced Local Bus Controller
Word n+3
c13 c14
D
10-87

Related parts for MPC8313CZQADDC