MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 345

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Note that this grouping of instructions does not indicate the execution unit that executes a particular
instruction or group of instructions.
Integer instructions operate on byte, half-word, and word operands. Floating-point instructions operate on
single-precision (one word) and double-precision (one double word) floating-point operands. The
PowerPC architecture uses instructions that are 4 bytes long and word-aligned. It provides for byte,
half-word, and word operand loads and stores between memory and a set of 32 GPRs. It also provides for
word and double-word operand loads and stores between memory and a set of 32 FPRs.
Computational instructions do not modify memory. To use a memory operand in a computation and then
modify the same or another memory location, the memory contents must be loaded into a register,
modified, and then written back to the target location with distinct instructions.
The core follows the program flow when it is in the normal execution state. However, the flow of
instructions can be interrupted directly by the execution of an instruction or by an asynchronous event.
Either kind of interrupt may cause one of several components of the system software to be invoked.
7.3.2.2
The e300 core instruction set is defined as follows:
Freescale Semiconductor
Memory control instructions—These instructions provide control of caches, TLBs, and segment
registers.
— Supervisor-level cache management instructions
— Translation lookaside buffer management instructions. Note that there are additional
— User-level cache instructions
— Segment register manipulation instructions
The e300 core implements the following instructions which are defined as optional by the
PowerPC architecture:
— Floating Select (fsel)
— Floating Reciprocal Estimate Single-Precision (fres)
— Floating Reciprocal Square Root Estimate (frsqrte)
— Store Floating-Point as Integer Word (stfiwx)
The core provides hardware support for all 32-bit PowerPC instructions.
The core provides two implementation-specific instructions used for software table search
operations following TLB misses:
— Load Data TLB Entry (tlbld)
— Load Instruction TLB Entry (tlbli)
The core implements the following instruction which is added to support critical interrupts (also
supported on the G2_LE). This is a supervisor-level, context synchronizing instruction.
— Return from Critical Interrupt (rfci)
implementation-specific instructions.
Implementation-Specific Instruction Set
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
e300 Processor Core Overview
7-27

Related parts for MPC8313CZQADDC