MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 90

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Overview
1.2.2
A hardware encryption block is also integrated in the device. It supports many encryption algorithms
allowing for high performance data encryption and authentication as required in today’s SoHo/RoBo
routers. The encryption block is compatible with the corresponding block in the MPC8280.
The security engine supports DES, 3DES, MD-5, SHA-1, AES, and RC-4 encryption algorithms in
hardware.
A block diagram of the security engine’s internal architecture is shown in
module is designed to transfer 64-bit words between the internal bus and any register inside the security
engine.
An operation begins with a write of a pointer to a crypto-channel fetch register that points to a data packet
descriptor. The channel requests the descriptor and decodes the operation to be performed. The channel
then requests the controller to assign crypto execution units and fetch the keys, IVs, and data needed to
perform the given operation. The controller satisfies the requests by assigning execution units to the
channel and by making requests to the master interface. As data is processed, it is written to the individual
execution unit’s output buffer and then back to system memory through the bus interface module.
1.2.3
This fully programmable DDR SDRAM controller supports most JEDEC standard x8 or x16 DDR1 or
DDR2 memories available today, including buffered and unbuffered DIMMs. However, mixing
nonregistered and registered DIMMs in the same system is not supported. Dynamic power management
and auto-precharge modes simplify memory system design.
The DDR memory controller includes the following features:
1-10
Support for DDR1 and DDR2 SDRAM
16- or 32-bit SDRAM data bus
Programmable settings for meeting all SDRAM timing parameters
DDR Memory Controller
Security Engine
Master/Slave
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Interface
Figure 1-3. Integrated Security Engine Functional Blocks
Channel
Crypto-
Control
DEU
FIFO
FIFO
AESU
Figure
MDEU
FIFO
1-3. The bus interface
Freescale Semiconductor

Related parts for MPC8313CZQADDC