MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 1060

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Universal Serial Bus Interface
16.8.2.2
16.8.2.2.1
In order to conserve power, USB_DR automatically enters the suspended state when no bus traffic has
been observed for a specified period. When suspended, the USB_DR maintains any internal status,
including its address and configuration. Attached devices must be prepared to suspend at any time they are
powered, regardless of if they have been assigned a non-default address, are configured, or neither. Bus
activity may cease due to the host entering a suspend mode of its own. In addition, a USB device shall also
enter the suspended state when the hub port it is attached to is disabled.
The USB_DR exits suspend mode when there is bus activity. It may also request the host to exit suspend
mode or selective suspend by using electrical signaling to indicate remote wake-up. The ability of a device
to signal remote wake-up is optional. The USB_DR is capable of remote wake-up signaling. When the
USB_DR is reset, remote wake-up signaling must be disabled.
16.8.2.2.2
The USB_DR moves into the suspend state when suspend signaling is detected or activity is missing on
the upstream port for more than a specific period. After the device controller enters the suspend state, the
DCD is notified by an interrupt (assuming DC Suspend Interrupt is enabled). When the USBSTS[SLI]
(device controller suspend) is set, the device controller is suspended.
DCD response when the device controller is suspended is application specific and may involve switching
to low power operation.
Information on the bus power limits in suspend state can be found in USB 2.0 specification.
16.8.2.2.3
If the USB_DR is suspended, its operation is resumed when any non-idle signaling is received on its
upstream facing port. In addition, the USB_DR can signal the system to resume operation by forcing
resume signaling to the upstream port. Resume signaling is sent upstream by writing a ‘1’ to the
PORTSC[FPR] (resume bit) while the device is in suspend state. Sending resume signal to an upstream
port should cause the host to issue resume signaling and bring the suspended bus segment (one more
devices) back to the active condition.
16.8.3
The USB 2.0 specification defines an endpoint, also called a device endpoint or an address endpoint as a
uniquely addressable portion of a USB device that can source or sink data in a communications channel
between the host and the device. The endpoint address is specified by the combination of the endpoint
number and the endpoint direction.
16-132
Managing Endpoints
Suspend/Resume
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Suspend Description
Suspend Operational Model
Resume
Before resume signaling can be used, the host must enable it by using the
Set Feature command defined in device framework (Chapter 9) of the USB
2.0 Specification.
NOTE
Freescale Semiconductor

Related parts for MPC8313CZQADDC