MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 669

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
14.4.1.8
The DEU end-of-message register (DEUEMR), shown in
completed. After the final message block is written to the input FIFO, the DEUEMR must be written. The
value in the data size register will be used to determine how many bits of the final message block (always
64) will be processed. Note that this register has no data size, and during the write operation, the host data
bus is not read. Hence, any data value is accepted. Normally, a write operation with a zero data value is
performed. Moreover, no read operation from this register is meaningful, but no error is generated, and a
zero value is always returned. Writing to the DEUEMR is merely a trigger causing the DEU to process the
final block of a message, allowing it to signal DONE.
14.4.1.9
For CBC mode, the initialization vector is written to and read from the DEU IV register (DEUIV). The
value of this register changes as a result of the encryption process and reflects the context of the DEU.
Reading this memory location while the module is processing data generates an error interrupt.
Freescale Semiconductor
Bits
59
60
61
62
63
Reset
Field
Addr
R/W
Name
OFO
OFU
IFO
IFE
IFU
DEU End-of-Message Register (DEUEMR)
DEU IV Register (DEUIV)
0
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Input FIFO error. The shared symmetric input FIFO was detected non-empty upon generation of done
interrupt
0 Input FIFO non-empty error enabled
1 Input FIFO non-empty error disabled
Input FIFO underflow. The shared symmetric input FIFO has been read while empty.
0 Input FIFO underflow error enabled
1 Input FIFO underflow error disabled
Input FIFO overflow. The shared symmetric input FIFO has been pushed while full.
0 Input FIFO overflow error enabled
1 Input FIFO overflow error disabled
Note: When operated through channel-controlled access, SEC implements flow control, and FIFO size is not
Output FIFO underflow. The shared symmetric output FIFO has been read while empty.
0 Output FIFO underflow error enabled
1 Output FIFO underflow error disabled
Output FIFO overflow. The shared symmetric output FIFO has been pushed while full.
0 Output FIFO overflow error enabled
1 Output FIFO overflow error disabled
a limit to data input. When operated through host-controlled access, the DEU cannot accept FIFO
inputs larger than 256 bytes without overflowing.
Figure 14-14. DEU End-of-Message Register (DEUEMR)
Table 14-16. DEUICR Field Descriptions (continued)
DEU End-of-Message
DEU 0x3_2050
Description
W
0
Figure
14-14, indicates a DES operation may be
Security Engine (SEC) 2.2
63
14-27

Related parts for MPC8313CZQADDC