MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 987

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Freescale Semiconductor
11–10
Bits
9–8
PID Code
Name
Cerr
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Error counter. 2-bit down counter that keeps track of the number of consecutive errors detected
while executing this qTD. If this field is programmed with a non-zero value during setup, the host
controller decrements the count and writes it back to the qTD if the transaction fails. If the counter
counts from one to zero, the host controller marks the qTD inactive, sets the Halted bit to a one, and
error status bit for the error that caused Cerr to decrement to zero. An interrupt will be generated if
USBINTR[UEE] is set. If the host controller driver (HCD) software programs this field to zero during
setup, the host controller will not count errors for this qTD and there will be no limit on the retries of
this qTD. Note that write-backs of intermediate execution state are to the queue head overlay area,
not the qTD.
Transaction Error
Data Buffer Error
Stalled
Babble Detected
No Error
This field is an encoding of the token, which should be used for transactions associated with this
transfer descriptor. Encodings are:
00 OUT Token generates token (E1H)
01 IN Token generates token (69H)
10 SETUP Token generates token (2DH) (undefined if endpoint is an Interrupt transfer type, for
11 Reserved, should be cleared
example. µFrame S-mask field in the queue head is non-zero.)
Error
Table 16-55. qTD Token (DWord 2) (continued)
No. Data buffer errors are host problems. They don't count against the
device's retries. Note that software must not program Cerr to a value of zero
when the EPS field is programmed with a value indicating a full- or low-speed
device. This combination could result in undefined behavior.
count is not decremented
count is not decremented
asynchronous schedule (and PIDCode indicates an IN or OUT) and a bus
transaction completes and the host controller does not detect a transaction
error, then the host controller should reset Cerr to extend the total number of
errors for this transaction. For example, Cerr should be reset with maximum
value (0b11) on each successful completion of a transaction. The host
controller must never reset this field if the value at the start of the transaction
is 0b00.
Yes
No. Detection of babble or stall automatically halts the queue head. Thus,
No. Detection of babble or stall automatically halts the queue head. Thus,
No. If the EPS field indicates a HS device or the queue head is in the
Description
Decrement Counter
Universal Serial Bus Interface
16-59

Related parts for MPC8313CZQADDC