MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 488

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Enhanced Local Bus Controller
10.4
The eLBC allows the implementation of memory systems with very specific timing requirements.
10-40
Offset FECC0: 0x0_5100
Reset
8–31
Bits
1–7
W
0
R V
FECC1: 0x0_5104
FECC2: 0x0_5108
FECC3: 0x0_510C
The GPCM provides interfacing for simpler, lower-performance memories and memory-mapped
devices. It has inherently lower performance because it does not support bursting. For this reason,
GPCM-controlled banks are used primarily for boot-loading from NVRAM or NOR Flash, and
access to low-performance memory-mapped peripherals.
The FCM interfaces the eLBC to NAND Flash EEPROMs with 8-bit data bus. The FCM has an
automatic boot-loading feature that allows the CPU to boot from high density EEPROM, loading
the boot block into 4 Kbytes of RAM for execution of the first level boot code. Following boot,
FCM provides a flexible instruction sequencer that allows a user-defined command, address, and
data transfer sequence of up to 8 steps to be executed against a memory-mapped buffer RAM.
Programmable set-up time, hold time, and wait states permit the FCM to maximize the
performance of NAND Flash block transfers, which can proceed in parallel with software
processing of the multiple RAM buffers. A single-pass ECC engine in the FCM permits
zero-overhead error checking, reporting, and correction in both boot blocks and page data transfers
if enabled.
The UPM supports refresh timers, address multiplexing of the external bus, and generation of
programmable control signals for row address and column address strobes, to allow for a minimal
glue logic interface to DRAMs, burstable SRAMs, and almost any other kind of peripheral with
asynchronous timing or single data rate clocking. The UPM can be used to generate flexible,
user-defined timing patterns for control signals that govern a memory device. These patterns define
how the external control signals behave during a read, write, burst-read, or burst-write access.
Refresh timers are also available to periodically initiate user-defined refresh patterns.
0
Functional Description
Name
ECC
1
V
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Valid bit. This bit denotes that the ECC stored in this register is valid. It is set for full page write/read
transfers if ECC generation/checking is enabled in BR n [DECC].
Reserved
24 bit ECC; For n
page where k = 0,1,2,...). It stores calculated ECC value during writes/reads.
Figure 10-28. Flash ECC Block n Register (FECC0–FECC3)
7
th
8
Table 10-31. FECC n Field Descriptions
512 bytes of a page in case of large page or for (4 k + n)
All zeros
Description
ECC
th
512 byte page for small
Freescale Semiconductor
Access: Read Only
31

Related parts for MPC8313CZQADDC