MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 984

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Universal Serial Bus Interface
16.5.4.5
DWord 6 of a siTD is simply another schedule link pointer. This pointer is always zero, or references a
siTD. This pointer cannot reference any other schedule data structure.
16.5.5
This data structure is only used with a queue head. This data structure is used for one or more USB
transactions. This data structure is used to transfer up to 20480 (5 × 4096) bytes. The structure contains
two structure pointers used for queue advancement, a DWord of transfer state, and a five-element array of
data buffer pointers. This structure is 32 bytes (or one 32-byte cache line). This data structure must be
physically contiguous.
The buffer associated with this transfer must be virtually contiguous. The buffer may start on any byte
boundary. A separate buffer pointer list element must be used for each physical page in the buffer,
regardless of whether the buffer is physically contiguous.
Host controller updates (host controller writes) to stand-alone qTDs only occur during transfer retirement.
References in the following bit field definitions of updates to the qTD are to the qTD portion of a queue
head.
16-56
31–12
11–5
31–5
Bits
Bits
4–3
2–0
4–1
0
Buffer Pointer
Back Pointer
(Page 1)
T-Count
Queue Element Transfer Descriptor (qTD)
Name
Name
siTD Back Link Pointer
TP
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
T
Bits 31–12 are 4K page-aligned, physical memory addresses. These bits correspond to physical
address bits 31–12 respectively. The field P specifies the current active pointer
Reserved, should be cleared.
Transaction position. This field is used with T-count to determine whether to send all, first, middle,
or last with each outbound transaction payload. System software must initialize this field with the
appropriate starting value. The host controller must correctly manage this state during the lifetime
of the transfer. The bit encodings are:
00 All. The entire full-speed transaction data payload is in this transaction (that is, less than or equal
01 Begin. This is the first data payload for a full-speed transaction that is greater than 188 bytes.
10 Mid. This is the middle payload for a full-speed OUT transaction that is larger than 188 bytes.
11 End. This is the last payload for a full-speed OUT transaction that was larger than 188 bytes.
Transaction count. Software initializes this field with the number of OUT start-splits this transfer
requires. Any value larger than 6 is undefined.
A physical memory pointer to an siTD
Reserved, should be cleared. This field is reserved for future use. It should be cleared.
Terminate
0 siTD Back Pointer field is valid
1 siTD Back Pointer field is not valid
to 188 bytes).
Table 16-51. siTD Buffer Pointer Page 1 (Plus)
Table 16-52. siTD Back Link Pointer
Description
Description
Freescale Semiconductor

Related parts for MPC8313CZQADDC