MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 432

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
DDR Memory Controller
9-38
Activate
Precharge select
logical bank
Precharge all logical
banks
Read
Read with
auto-precharge
Write
Write with
auto-precharge
Mode register set
Auto refresh
Self refresh
Operation
amount of data transferred is determined by the data masks and the burst size, which is set to four
by the DDR memory controller.
Refresh (similar to MCAS before MRAS)—Causes a row to be read in all logical banks (JEDEC
SDRAM) as determined by the refresh row address counter. This refresh row address counter is
internal to the SDRAM. After being read, the row is automatically rewritten in the memory array.
All logical banks must be in a precharged state before executing a refresh. The memory controller
also supports posted refreshes, where several refreshes may be executed at once, and the refresh
interval may be extended.
Mode register set (for configuration)—Allows setting of DDR SDRAM options. These options are:
MCAS latency, additive latency (for DDR2), write recovery (for DDR2), burst type, and burst
length. MCAS latency may be chosen as provided by the preferred SDRAM (some SDRAMs
provide MCAS latency {1,2,3}, some provide MCAS latency {1,2,3,4,5}, and so on). Burst type
is always sequential. Although some SDRAMs provide burst lengths of 1, 2, 4, 8, and page size,
this memory controller supports a burst length of 4. A burst length of 8 is supported for
DDR1memory only. For DDR2 in 32-bit bus mode, all 32-byte burst accesses from the platform
are split into two 16-byte (that is, 4-beat) accesses to the SDRAMs in the memory controller. The
mode register set command is performed by the DDR memory controller during system
initialization. Parameters such as mode register data, MCAS latency, burst length, and burst type,
are set by software in DDR_SDRAM_MODE[SDMODE] and transferred to the SDRAM array by
the DDR memory controller after DDR_SDRAM_CFG[MEM_EN] is set. If
DDR_SDRAM_CFG[BI] is set to bypass the automatic initialization, then the MODE registers can
be configured through software through use of the DDR_SDRAM_MD_CNTL register.
Self refresh (for long periods of standby)—Used when the device is in standby for very long
periods of time. Automatically generates internal refresh cycles to keep the data in all memory
banks refreshed. Before execution of this command, the DDR controller places all logical banks in
a precharged state.
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Prev.
CKE
H
H
H
H
H
H
H
H
H
H
Current
CKE
H
H
H
H
H
H
H
H
H
L
Table 9-30. DDR SDRAM Command Table
MCS
L
L
L
L
L
L
L
L
L
L
MRAS
H
H
H
H
L
L
L
L
L
L
MCAS
H
H
H
L
L
L
L
L
L
L
MWE
H
H
H
H
H
L
L
L
L
L
Logical bank select
Logical bank select
Logical bank select
Logical bank select
Logical bank select
Logical bank select
Opcode
MBA
X
X
X
Opcode Opcode and mode
MA10
Row
H
H
H
X
X
L
L
L
Freescale Semiconductor
Column
Column
Column
Column
Row
MA
X
X
X
X

Related parts for MPC8313CZQADDC