MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 1013

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
An example illustrating the H-bit in a schedule is shown in
16.6.9.4
Once the host controller has idled itself using the empty schedule detection, it naturally activates and
begins processing from the Periodic Schedule at the beginning of each micro-frame. In addition, it may
have idled itself early in a micro-frame. When this occurs (idles early in the micro-frame) the host
controller must occasionally reactivate during the micro-frame and traverse the asynchronous schedule to
determine whether any progress can be made. Asynchronous schedule Start Events are defined to be:
16.6.9.5
The operation of the empty asynchronous schedule detection feature depends on the proper management
of the Reclamation bit (RCL) in the USBSTS register. The host controller tests for an empty schedule just
after it fetches a new queue head while traversing the asynchronous schedule. The host controller sets
USBSTS[RCL] whenever an asynchronous schedule traversal Start Event occurs. USBSTS[RCL] is also
set whenever the host controller executes a transaction while traversing the asynchronous schedule.The
host controller clears USBSTS[RCL] whenever it finds a queue head with its H-bit set. Software should
only set a queue head's H-bit if the queue head is in the asynchronous schedule. If software sets the H-bit
in an interrupt queue head, the resulting behavior is undefined. The host controller may clear
USBSTS[RCL] when executing from the periodic schedule.
16.6.10 Managing Control/Bulk/Interrupt Transfers via Queue Heads
This section presents an overview of how the host controller interacts with queuing data structures.
Freescale Semiconductor
AsyncListAddr
Operational
Whenever the host controller transitions from the periodic schedule to the asynchronous schedule.
If the periodic schedule is disabled and the asynchronous schedule is enabled, then the beginning
of the micro-frame is equivalent to the transition from the periodic schedule, or
The asynchronous schedule traversal restarts from a sleeping state.
USBCMD
Registers
USBSTS
Figure 16-50. Asynchronous Schedule List with Annotation to Mark Head of List
Asynchronous Schedule Traversal: Start Event
Reclamation Status Bit (USBSTS Register)
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
H
1
Horizontal Ptr
Reclamation Flag
List Head
Operational
Area
Typ T
01
1: Transaction Executed
0: Head of List Seen
0
Asynchronous Schedule
H
0
Horizontal Ptr
Operational
Figure 16-50
Area
Typ T
01 0
H
0
Horizontal Ptr
Universal Serial Bus Interface
Operational
Area
Typ T
01 0
16-85

Related parts for MPC8313CZQADDC