MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 1176

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Revision History
15.5.3.10.1, 15-108
15.5.3.10.9, 15-115
15.5.3.10.12, 15-117
15.5.3.10.12, 15-117
15.5.3.10.16, 15-118
15.6.2.8, 15-151
15.6.2.10, 15-152
A-18
6–15
0–63
ALARM_H/L Alarm time comparator register. The corresponding alarm event in TMR_TEVENT is set when the
PERIOD
TCLK_
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
1588 timer reference clock period. The timer clock counter will increment by TCLK_PERIOD every time
the accumulator register overflows. This clock period must be larger than the clock period of the timer
reference clock. For applications where user does not want the clock period to be added, they can
program this field to 1 to count the clock ticks. This field defaulted to 1 to count overflow ticks.
For nanosecond granularity on 1588 timer counter rate, the TCLK_PERIOD should be calculated using
the following equation:
current time counter becomes equal to or greater than this alarm time compare value in
TMR_ALARM n _L/H. Writing the TMR_ALARM n _L register deactivates the alarm event after it has
fired. Writing the TMR_ALARM n _L followed by the TMR_ALARM n _H register rearms the alarm
function with the new compare value.
The value programmed in this register must be an integer multiple of TMR_CTRL[TCLK_PERIOD] in
order to get correct result. This register is reset to all ones to avoid false alarm after reset.
In FS mode the alarm trigger is used as an indication to the fiper start down counting. Only alarm 1
supports this mode. In FS mode, alarm polarity bit should be configured to 0 (rising edge).
TCLK_PERIOD = 10
In Figure 15-106, bit 27, made bit ‘Reserved’.
In Table 15-109, in bit 6–15 row, changed to the following:
In Table 15-109, in Bit 25 row, added the following to the Description column:
‘Note that this setting is reserved if CKSEL=01’.
In Bit 26 row, Description column, added the following note:
Note: Prior to initiating timer reset (setting TMSR), must gracefully stop receiver (see
In Bit row 27, deleted DBG and made bit ‘Reserved’.
In Bit row 30–31, added the following:
11 RTC clock input.
In Figure 15-112, changed access from read only to read/write.
In Figure 15-115, changed access from mixed to read/write.
In Table 15-122, replaced the Description column with the following:
In Figure 15-116, changed access from mixed to read/write.
In the second paragraph, last sentence, changed to the following:
Only frames addressed specifically to the MAC’s station address or a valid
multicast or broadcast address can be examined for the Magic Packet sequence.
The first three sub-bullets were changed to read:
— Receive data frame interrupts, when bits RXB or RXF in IEVENT are set
— Transmit data frame interrupts, when bits TXB or TXF in IEVENT are set
— Error, diagnostic, and special interrupts (all bits in IEVENT other than RXB,
RXF, TXB, or TXF)
MACCFG1[RX_EN] description).
9
/Nominal_Frequency
Freescale Semiconductor

Related parts for MPC8313CZQADDC