MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 690

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Security Engine (SEC) 2.2
14.4.3.8
The AESU end-of-message register (AESUEMR), shown in
operation may be completed. After the final message block is written to the shared symmetric input FIFO,
the AESUEMR must be written. The value in the data size register (AESUDSR) is used to determine how
many bits of the final message block (always 128) will be processed. Writing to the AESUEMR causes the
AESU to process the final block of a message, allowing it to signal DONE. A read of the AESUEMR will
always return a zero value.
14-48
Bits
53
54
55
56
57
58
59
60
61
62
63
Name
KSE
DSE
OFE
OFU
IFO
ME
IFE
AE
CE
AESU End-of-Message Register (AESUEMR)
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Context error. An AESU key register, the key size register, data size register, mode register, or IV register was
modified while the AESU was processing.
0 Context error enabled
1 Context error disabled
Key size error. An inappropriate value (non 16, 24 or 32 bytes) was written to the AESU key size register
(AESUKSR)
0 Key size error enabled
1 Key size error disabled
Data size error. Indicates that the number of bits to process is out of range.
0 Data size error enabled
1 Data size error disabled
Mode error. Indicates that invalid data was written to a register or a reserved mode bit was set.
0 Mode error enabled
1 Mode error disabled
Address error. An illegal read or write address was detected within the AESU address space.
1 Address error disabled
0 Address error enabled
Output FIFO error. The shared symmetric output FIFO was detected non-empty upon write of AESU data size
register (AESUDSR)
0 Output FIFO non-empty error enabled
1 Output FIFO non-empty error disabled
Input FIFO error. The shared symmetric input FIFO was detected non-empty upon generation of done
interrupt
0 Input FIFO non-empty error enabled
1 Input FIFO non-empty error disabled
Reserved
Input FIFO overflow. The shared symmetric input FIFO has been pushed while full.
0 Input FIFO overflow error enabled
1 Input FIFO overflow error disabled
Output FIFO underflow. The shared symmetric output FIFO has been read while empty.
0 Output FIFO underflow error enabled
1 Output FIFO underflow error disabled
Reserved
Table 14-30. AESUICR Field Descriptions (continued)
Description
Figure
14-33, is used to indicate an AES
Freescale Semiconductor

Related parts for MPC8313CZQADDC