DF3052BX25V Renesas Electronics America, DF3052BX25V Datasheet - Page 439

MCU 5V 512K 100-TQFP

DF3052BX25V

Manufacturer Part Number
DF3052BX25V
Description
MCU 5V 512K 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheets

Specifications of DF3052BX25V

Core Processor
H8/300H
Core Size
16-Bit
Speed
25MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
70
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF3052BX25V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
11.2.9
TPCR is an 8-bit readable/writable register that selects output trigger signals for TPC outputs on a
group-by-group basis.
Bit
Initial value
Read/Write
TPCR is initialized to H'FF by a reset and in hardware standby mode. It is not initialized in
software standby mode.
Bits 7 and 6—Group 3 Compare Match Select 1 and 0 (G3CMS1, G3CMS0): These bits
select the compare match event that triggers TPC output group 3 (TP
Bit 7: G3CMS1
0
1
TPC Output Control Register (TPCR)
Group 3 compare
match select 1 and 0
These bits select
the compare match
event that triggers
TPC output group 3
(TP
15
G3CMS1
to TP )
R/W
Bit 6: G3CMS0
0
1
0
1
7
1
12
G3CMS0
R/W
6
1
Group 2 compare
match select 1 and 0
These bits select
the compare match
event that triggers
TPC output group 2
(TP
11
G2CMS1
Description
TPC output group 3 (TP
match in ITU channel 0
TPC output group 3 (TP
match in ITU channel 1
TPC output group 3 (TP
match in ITU channel 2
TPC output group 3 (TP
match in ITU channel 3
R/W
to TP )
5
1
8
G2CMS0
Section 11 Programmable Timing Pattern Controller
R/W
4
1
Group 1 compare
match select 1 and 0
These bits select
the compare match
event that triggers
TPC output group 1
(TP to TP )
G1CMS1
7
Rev. 3.00 Mar 21, 2006 page 409 of 814
R/W
3
1
15
15
15
15
to TP
to TP
to TP
to TP
4
G1CMS0
R/W
12
12
12
12
2
1
15
) is triggered by compare
) is triggered by compare
) is triggered by compare
) is triggered by compare
to TP
Group 0 compare
match select 1 and 0
These bits select
the compare match
event that triggers
TPC output group 0
(TP to TP )
G0CMS1
3
12
R/W
).
1
1
REJ09B0302-0300
0
G0CMS0
(Initial value)
R/W
0
1

Related parts for DF3052BX25V