MCIMX286CVM4B Freescale Semiconductor, MCIMX286CVM4B Datasheet - Page 613

no-image

MCIMX286CVM4B

Manufacturer Part Number
MCIMX286CVM4B
Description
IC MPU I.MX286 289MAPBGA
Manufacturer
Freescale Semiconductor
Series
i.MX28r

Specifications of MCIMX286CVM4B

Core Processor
ARM9
Core Size
32-Bit
Speed
454MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, MMC, SmartCard, SPI, SSI, UART/USART, USB OTG
Peripherals
DMA, I²S, LCD, POR, PWM, WDT
Program Memory Size
128KB (32K x 32)
Program Memory Type
Mask ROM
Ram Size
32K x 32
Voltage - Supply (vcc/vdd)
1.25 V ~ 5.25 V
Data Converters
A/D 17x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
289-LFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of I /o
-
Eeprom Size
-
Lead Free Status / Rohs Status
Compliant
Address:
Re-
7.5.94 APBX DMA Channel 12 Semaphore Register
The APBX DMA Channel 12 semaphore register is used to synchronize between the CPU
instruction stream and the DMA chain processing state.
Each DMA channel has an 8 bit counting semaphore used to synchronize between the
program stream and the DMA chain processing. DMA processing continues until the DMA
attempts to decrement a semaphore which has already reached a value of zero. When the
attempt is made, the DMA channel is stalled until software increments the semaphore count.
Address:
Re-
Freescale Semiconductor, Inc.
set
set
Bit
Bit
W
W
R
R
INCREMENT_
ADDRESS
31
31
0
0
PHORE
RSVD2
RSVD1
31 24
23 16
SEMA
Field
31 0
Field
15 8
7 0
30
30
0
0
29
29
0
0
(HW_APBX_CH12_SEMA)
HW_APBX_CH12_BAR
HW_APBX_CH12_SEMA
RSVD2
28
28
0
0
Address of system memory buffer to be read or written over the AHB bus.
Reserved, always set to zero.
This read-only field shows the current (instantaneous) value of the semaphore counter.
Reserved, always set to zero.
The value written to this field is added to the semaphore count in an atomic way such that simultaneous
software adds and DMA hardware substracts happening on the same clock are protected. This bit field reads
back a value of 0x00. Writing a value of 0x02 increments the semaphore count by two, unless the DMA
channel decrements the count on the same clock, then the count is incremented by a net one.
27
27
0
0
26
26
0
0
i.MX28 Applications Processor Reference Manual, Rev. 1, 2010
25
25
0
0
24
24
0
0
HW_APBX_CH12_SEMA field descriptions
HW_APBX_CH12_BAR field descriptions
23
23
0
0
22
22
0
0
8002_4000h base + 670h offset = 8002_4670h
21
21
0
8002_4000h base + 680h offset = 8002_4680h
0
PHORE
20
20
0
0
19
19
0
0
18
18
0
0
17
17
0
0
Chapter 7 AHB-to-APBX Bridge with DMA (APBX-Bridge-DMA)
ADDRESS
16
16
0
0
15
15
0
0
Description
Description
14
14
0
0
13
13
0
0
RSVD1
12
12
0
0
11
11
0
0
10
10
0
0
0
0
9
9
0
0
8
8
0
0
7
7
INCREMENT_SEMA
0
0
6
6
0
0
5
5
0
0
4
4
3
0
3
0
0
0
2
2
0
0
1
1
613
0
0
0
0

Related parts for MCIMX286CVM4B