MCIMX286CVM4B Freescale Semiconductor, MCIMX286CVM4B Datasheet - Page 835

no-image

MCIMX286CVM4B

Manufacturer Part Number
MCIMX286CVM4B
Description
IC MPU I.MX286 289MAPBGA
Manufacturer
Freescale Semiconductor
Series
i.MX28r

Specifications of MCIMX286CVM4B

Core Processor
ARM9
Core Size
32-Bit
Speed
454MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, MMC, SmartCard, SPI, SSI, UART/USART, USB OTG
Peripherals
DMA, I²S, LCD, POR, PWM, WDT
Program Memory Size
128KB (32K x 32)
Program Memory Type
Mask ROM
Ram Size
32K x 32
Voltage - Supply (vcc/vdd)
1.25 V ~ 5.25 V
Data Converters
A/D 17x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
289-LFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of I /o
-
Eeprom Size
-
Lead Free Status / Rohs Status
Compliant
9.4.82 PINCTRL Bank 4 Interrupt Status Register
The PINCTRL Bank 4 Interrupt Status Register reflects pending interrupt status for the pins
in bank 4.
HW_PINCTRL_IRQSTAT4: 0x1440
HW_PINCTRL_IRQSTAT4_SET: 0x1444
HW_PINCTRL_IRQSTAT4_CLR: 0x1448
HW_PINCTRL_IRQSTAT4_TOG: 0x144C
This register reflects the pending interrupt status for pins in bank 4. Bits in this register are
automatically set by hardware when an interrupt condition (level high, level low, rising
edge, or falling edge) occurs on a bank 4 pin which has been enabled as an interrupts source
in the HW_PINCTRL_PIN2IRQ4 register. Software may clear any bit in this register by
writing a 1 to the bit at the SCT clear address, e.g., HW_PINCTRL_IRQSTAT4_CLR.
Status bits for pins configured as level sensitive interrupts cannot be cleared unless either
the actual pin is in the non-interrupting state, or the pin has been disabled as an interrupt
source by clearing its bit in HW_PINCTRL_PIN2IRQ4. If a bit is set in this register, and
the corresponding bit is also set in the HW_PINCNTRL_IRQEN4 mask register, then the
GPIO4 interrupt will be asserted to the interrupt collector.
Address:
Re-
Freescale Semiconductor, Inc.
set
Bit
W
R
31
RSRVD1
IRQSTAT
0
Field
30 0
31
30
0
29
0
(HW_PINCTRL_IRQSTAT4)
HW_PINCTRL_IRQSTAT4
28
0
Empty Description.
Each bit in this register corresponds to one of the 31 pins in bank 3:
0= No interrupt pending;
1= Interrupt pending.
27
RSRVD1
0
26
0
i.MX28 Applications Processor Reference Manual, Rev. 1, 2010
25
0
24
0
HW_PINCTRL_IRQSTAT3 field descriptions
23
0
22
0
21
0
8001_8000h base + 1440h offset = 8001_9440h
20
0
19
0
18
0
17
0
16
0
15
0
Description
14
0
13
0
12
0
11
IRQSTAT
0
Chapter 9 Pin Control and GPIO (PinCtrl)
10
0
0
9
0
8
0
7
0
6
0
5
0
4
3
0
0
2
0
1
835
0
0

Related parts for MCIMX286CVM4B