DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 1089

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
22.2
The pin configuration of the FLCTL is listed in table 22.1.
Table 22.1 Pin Configuration
Note:
Pin
Name
FCE
NAF7 to
NAF0
FCDE
FOE
FSC
FWE
FRB
—*
—*
* Not supported in this LSI.
I/O
Output
I/O
Output
Output
Output
Output
Input
Input/Output Pins
NAND Type AND Type
CE
I/O7 to I/O0
CLE
ALE
RE
WE
R/B
WP
SE
Corresponding Flash
Memory Pin
CE
I/O7 to I/O0
CDE
OE
SC
WE
R/B
RES
Chip Enable
Enables flash memory connected to this LSI.
Data Input/Output
I/O pins for command, address, and data.
Command Latch Enable (CLE)
Asserted when a command is output.
Command Data Enable (CDE)
Asserted when a command is output.
Address Latch Enable (ALE)
Asserted when an address is output and negated when data is
input or output.
Output Enable (OE)
Asserted when data is input or when a status is read.
Read Enable (RE)
Reads data at the falling edge of RE.
Serial Clock (SC)
Inputs or outputs data synchronously with the SC.
Write Enable
Flash memory latches a command, address, and data at the
rising edge of WE.
Ready/Busy
Indicates ready state at high level; indicates busy state at low
level.
Write Protect/Reset
When this pin goes low, erroneous erasure or programming at
power on or off can be prevented.
Spare Area Enable
Used to access spare area. This pin must be fixed at low in
sector access mode.
Function
Section 22 AND/NAND Flash Memory Controller (FLCTL)
Rev. 3.00 Sep. 28, 2009 Page 1057 of 1650
REJ09B0313-0300

Related parts for DS72030W200FPV