DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 836

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Section 16 Synchronous Serial Communication Unit (SSU)
16.3.6
SSCR2 is a register that selects the assert timing of the SCS pin, data output timing of the SSO
pin, and set timing of the TEND bit.
Rev. 3.00 Sep. 28, 2009 Page 804 of 1650
REJ09B0313-0300
Bit
7 to 5
4
3
2
1, 0
Bit Name
TENDSTS 0
SCSATS
SSODTS
SS Control Register 2 (SSCR2)
Initial value:
Initial
Value
All 0
0
0
All 0
R/W:
Bit:
R/W
R
R/W
R/W
R/W
R
R
7
0
-
R
6
0
-
Description
Reserved
These bits are always read as 0. The write value should
always be 0.
and master mode).
0: Sets the TEND bit when the last bit is being
1: Sets the TEND bit after the last bit is transmitted
SSU and master mode).
0: Min. values of t
1: Min. values of t
Selects the data output timing of the SSO pin (valid in
SSU and master mode)
0: While BIDE = 0, MSS = 1, and TE = 1 or while BIDE
1: While BIDE = 0, MSS = 1, and TE = 1 or while BIDE
Reserved
These bits are always read as 0. The write value should
always be 0.
Selects the timing of setting the TEND bit (valid in SSU
Selects the assertion timing of the SCS pin (valid in
R
5
0
-
transmitted
= 1, TE = 1, and RE = 0, the SSO pin outputs data
= 1, TE = 1, and RE = 0, the SSO pin outputs data
while the SCS pin is driven low
TENDSTS
R/W
4
0
SCSATS SSODTS
R/W
3
0
LEAD
LEAD
R/W
2
0
and t
and t
R
1
0
-
LAG
LAG
are 1/2 × t
are 3/2 × t
R
0
0
-
SUcyc
SUcyc

Related parts for DS72030W200FPV