DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 25

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Section 21 D/A Converter (DAC)....................................................................1045
21.1 Features .......................................................................................................................... 1045
21.2 Input/Output Pins ............................................................................................................. 1046
21.3 Register Descriptions ....................................................................................................... 1047
21.4 Operation ......................................................................................................................... 1050
21.5 Usage Notes ..................................................................................................................... 1051
Section 22 AND/NAND Flash Memory Controller (FLCTL) ........................1053
22.1 Features .......................................................................................................................... 1053
22.2 Input/Output Pins ............................................................................................................. 1057
22.3 Register Descriptions ....................................................................................................... 1058
22.4 Operation ......................................................................................................................... 1082
20.7.2
20.7.3
20.7.4
20.7.5
20.7.6
20.7.7
20.7.8
21.3.1
21.3.2
21.5.1
21.5.2
21.5.3
21.5.4
22.3.1
22.3.2
22.3.3
22.3.4
22.3.5
22.3.6
22.3.7
22.3.8
22.3.9
22.3.10 Ready Busy Timeout Counter (FLBSYCNT)................................................... 1078
22.3.11 Data FIFO Register (FLDTFIFO)..................................................................... 1079
22.3.12 Control Code FIFO Register (FLECFIFO) ....................................................... 1080
22.3.13 Transfer Control Register (FLTRCR)............................................................... 1081
22.4.1
Setting Analog Input Voltage ........................................................................... 1041
Notes on Board Design ..................................................................................... 1041
Processing of Analog Input Pins....................................................................... 1042
Permissible Signal Source Impedance .............................................................. 1043
Influences on Absolute Precision...................................................................... 1044
A/D Conversion in Deep Standby Mode .......................................................... 1044
Note on Usage in Scan Mode and Multi Mode................................................. 1044
D/A Data Registers 0 and 1 (DADR0 and DADR1)......................................... 1047
D/A Control Register (DACR) ......................................................................... 1048
Module Standby Mode Setting ......................................................................... 1051
D/A Output Hold Function in Software Standby Mode.................................... 1051
Setting Analog Input Voltage ........................................................................... 1051
D/A Conversion in Deep Standby Mode .......................................................... 1051
Common Control Register (FLCMNCR).......................................................... 1059
Command Control Register (FLCMDCR)........................................................ 1062
Command Code Register (FLCMCDR)............................................................ 1065
Address Register (FLADR) .............................................................................. 1066
Address Register 2 (FLADR2) ......................................................................... 1068
Data Counter Register (FLDTCNTR)............................................................... 1069
Data Register (FLDATAR)............................................................................... 1070
Interrupt DMA Control Register (FLINTDMACR) ......................................... 1071
Ready Busy Timeout Setting Register (FLBSYTMR) ..................................... 1077
Access Sequence............................................................................................... 1082
Rev. 3.00 Sep. 28, 2009 Page xxiii of xxx
REJ09B0313-0300

Related parts for DS72030W200FPV