DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 343

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
9.5.4
The number of cycles from CSn assertion to RD, WEn assertion can be specified by setting bits
SW1 and SW0 in CSnWCR. The number of cycles from RD, WEn negation to CSn negation can
be specified by setting bits HW1 and HW0. Therefore, a flexible interface to an external device
can be obtained. Figure 9.10 shows an example. A Th cycle and a Tf cycle are added before and
after an ordinary cycle, respectively. In these cycles, RD and WEn are not asserted, while other
signals are asserted. The data output is prolonged to the Tf cycle, and this prolongation is useful
for devices with slow writing operations.
CSn Assert Period Expansion
Write
Read
Figure 9.10 CSn Assert Period Expansion
D31 to D0
D31 to D0
A25 to A0
DACKn*
RD/WR
CKIO
Note: * The waveform for DACKn is when active low is specified.
WEn
CSn
RD
BS
Th
T1
Rev. 3.00 Sep. 28, 2009 Page 311 of 1650
T2
Section 9 Bus State Controller (BSC)
Tf
REJ09B0313-0300

Related parts for DS72030W200FPV