DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 45

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Classification
Operating mode
control
System control
Symbol
MD
MD_CLK1,
MD_CLK0
ASEMD
RES
MRES
WDTOVF
BREQ
BACK
I/O
I
I
I
I
I
O
I
O
Name
Mode set
ASE mode
Power-on reset
Manual reset
Watchdog timer
overflow
request
Bus-mastership
request
acknowledge
Clock mode set
Bus-mastership
Rev. 3.00 Sep. 28, 2009 Page 13 of 1650
Function
Sets the operating mode. Do not
change the signal level on this pin
during operation.
These pins set the clock operating
mode. Do not change the signal
levels on these pins during
operation.
If a low level is input at the ASEMD
pin while the RES pin is asserted,
ASE mode is entered; if a high level
is input, product chip mode is
entered.
In ASE mode, the E10A-USB
emulator function is enabled. When
this function is not in use, fix it high.
This LSI enters the power-on reset
state when this signal goes low.
This LSI enters the manual reset
state when this signal goes low.
Outputs an overflow signal from the
WDT.
A low level is input to this pin when
an external device requests the
release of the bus mastership.
Indicates that the bus mastership
has been released to an external
device. Reception of the BACK
signal informs the device which has
output the BREQ signal that it has
acquired the bus.
Section 1 Overview
REJ09B0313-0300

Related parts for DS72030W200FPV