DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 174

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Section 5 Exception Handling
5.6.6
FPU exception handling takes place when the V, Z, O, U, or I bit in the FPU enable field (Enable)
of the floating point status/control register (FPSCR) is set to 1. This indicates the occurrence of an
invalid operation exception defined by the IEEE 754 standard, a division-by-zero exception, an
overflow (in the case of an instruction for which this is possible), an underflow (in the case of an
instruction for which this is possible), or an inexact exception (in the case of an instruction for
which this is possible).
The instructions that may trigger FPU exception handling are FADD, FSUB, FMUL, FDIV,
FMAC, FCMP/EQ, FCMP/GT, FLOAT, FTRC, FCNVDS, FCNVSD, and FSQRT.
FPU exception handling occurs only when the corresponding FPU exception enable bit (Enable) is
set to 1. When an exception source triggered by a floating-point operation is detected, FPU
operation is halted and the occurrence of FPU exception handling is reported to the CPU. When
exception handling starts, the CPU operates as follows:
1. The start address of the exception service routine which corresponds to the FPU exception
2. The status register (SR) is saved on the stack.
3. The program counter (PC) is saved on the stack. The PC value saved is the start address of the
4. After jumping to the address fetched from the exception handling vector table, program
The FPU exception flag field (Flag) of FPSCR is always updated regardless of whether or not
FPU exception handling has been accepted, and remains set until explicitly cleared by the user
through an instruction. The FPU exception source field (Cause) of FPSCR changes each time a
floating-point instruction is executed.
When the V bit in the FPU exception enable field (Enable) of FPSCR and the QIS bit in FPSCR
are both set to 1, FPU exception handling occurs when qNAN or ±∞ is input to a floating-point
operation instruction source.
Rev. 3.00 Sep. 28, 2009 Page 142 of 1650
REJ09B0313-0300
handling that occurred is fetched from the exception handling vector table.
instruction to be executed after the last executed instruction.
execution starts. This jump is not a delayed branch.
FPU Exceptions

Related parts for DS72030W200FPV