DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 1675

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
DMAC timing....................................... 1575
DREQ pin sampling timing .................... 440
DTCH interrupt..................................... 1189
Dual address mode.................................. 432
E
ECC code.............................................. 1092
ECC error check ................................... 1092
Effective address calculation .................... 58
Electrical characteristics ....................... 1521
Endian..................................................... 297
Equation for getting SCBRR value......... 744
Example of time triggered system ........ 1005
Exception handling ................................. 123
Exception handling state........................... 91
Exception handling vector table ............. 127
Exception source generation
immediately after delayed branch
instruction ............................................... 143
Exceptions triggered by instructions....... 139
External request mode ............................ 423
External trigger input timing................. 1038
F
Fixed mode ............................................. 428
FLCTL interrupt requests ..................... 1095
FLCTL timing....................................... 1588
Floating point operation instructions ...... 142
Floating-point exceptions ....................... 103
Floating-point format................................ 94
Floating-point operation instructions........ 85
Floating-point ranges ................................ 96
Floating-point registers............................. 99
Floating-point unit (FPU) ......................... 93
Flow of the user break operation ............ 210
Format of double-precision
floating-point number ............................... 94
Format of single-precision
foating-point number ................................ 94
FPU exception handling ......................... 103
FPU exception sources............................ 103
FPU-related CPU instructions................... 87
Frame update interrupt.......................... 1187
Full-scale error ...................................... 1040
G
General illegal instructions ..................... 141
General registers ....................................... 47
Global base register (GBR)....................... 49
H
Halt mode................................................ 991
H-UDI commands................................. 1440
H-UDI interrupt ............................ 165, 1443
H-UDI reset........................................... 1443
H-UDI timing........................................ 1601
I
I/O port timing ...................................... 1600
I/O ports ................................................ 1365
I
I
ID reorder................................................ 939
IIC3 timing............................................ 1582
Immediate data.......................................... 56
Immediate data accessing.......................... 56
Immediate data format .............................. 53
Influences on absolute precision ........... 1044
Initial values of control registers............... 51
Initial values of general registers .............. 51
Initial values of system registers ............... 51
Instruction features.................................... 54
Instruction format...................................... 63
Instruction set............................................ 67
Integer division instructions.................... 141
Internal arbitration for transmission........ 995
Interrupt controller (INTC) ..................... 149
Interrupt exception handling ................... 138
Interrupt exception handling vectors
and priorities ........................................... 169
2
2
C bus format ......................................... 852
C bus interface 3 (IIC3) ........................ 833
Rev. 3.00 Sep. 28, 2009 Page 1643 of 1650
REJ09B0313-0300

Related parts for DS72030W200FPV