DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 139

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
The clock pulse generator blocks function as follows:
(1)
The crystal oscillator is used in which the crystal resonator is connected to the XTAL/EXTAL pin
or USB_X1/USB_X2 pin. One of them is selected according to the clock operating mode.
(2)
Divider 1 divides the output from the crystal oscillator or the external clock input. The division
ratio depends on the clock operating mode.
(3)
PLL circuit multiplies the frequency of the output from the divider 1. The multiplication ratio is
set by the frequency control register.
(4)
Divider 2 generates a clock signal whose operating frequency can be used for the internal clock,
the peripheral clock, and the bus clock. The division ratio of the internal clock and peripheral
clock are set by the frequency control register. The division ratio of the bus clock is determined by
the clock operating mode and the PLL multiplication ratio.
(5)
The clock frequency control circuit controls the clock frequency using the MD_CLK0 and
MD_CLK1 pins and the frequency control register (FRQCR).
(6)
The standby control circuit controls the states of the clock pulse generator and other modules
during clock switching, or sleep, software standby or deep standby mode.
In addition, the standby control register is provided to control the power-down mode of other
modules. For details on the standby control register, see section 28, Power-Down Modes.
(7)
The frequency control register (FRQCR) has control bits assigned for the following functions:
clock output/non-output from the CKIO pin during software standby mode, the frequency
multiplication ratio of PLL circuit, and the frequency division ratio of the internal clock and the
peripheral clock (Pφ).
Crystal Oscillator
Divider 1
PLL Circuit
Divider 2
Clock Frequency Control Circuit
Standby Control Circuit
Frequency Control Register (FRQCR)
Rev. 3.00 Sep. 28, 2009 Page 107 of 1650
Section 4 Clock Pulse Generator (CPG)
REJ09B0313-0300

Related parts for DS72030W200FPV