DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 414

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Section 9 Bus State Controller (BSC)
Rev. 3.00 Sep. 28, 2009 Page 382 of 1650
REJ09B0313-0300
No. Condition
[5]
[6]
[7]
[8]
Read data
transfer cycle
Internal bus
idle cycles, etc.
Write data wait
cycles
Idle cycles
between
different
memory types
Description
One idle cycle is inserted after a
read access is completed. This idle
cycle is not generated for the first or
middle cycles in divided access
cycles. This is neither generated
when the HW[1:0] bits in CSnWCR
are not B'00.
External bus access requests from
the CPU or DMAC and their results
are passed through the internal
bus. The external bus enters idle
state during internal bus idle cycles
or while a bus other than the
external bus is being accessed.
This condition is not effective for
divided access cycles, which are
generated by the BSC when the
access size is larger than the
external data bus width.
During write access, a write cycle is
executed on the external bus only
after the write data becomes ready.
This write data wait period
generates idle cycles before the
write cycle. Note that when the
previous cycle is a write cycle and
the internal bus idle cycles are
shorter than the previous write
cycle, write data can be prepared in
parallel with the previous write cycle
and therefore, no idle cycle is
generated (write buffer effect).
To ensure the minimum pulse width
on the signal-multiplexed pins, idle
cycles may be inserted before
access after memory types are
switched. For some memory types,
idle cycles are inserted even when
memory types are not switched.
Range
0 or 1
0 or
larger
0 or 1
0 to 2.5 The number of idle cycles
Note
One idle cycle is always
generated after a read cycle
with SDRAM or PCMCIA
interface.
The number of internal bus
idle cycles may not become 0
depending on the Iφ:Bφ clock
ratio. Tables 9.22 and 9.23
show the relationship between
the clock ratio and the
minimum number of internal
bus idle cycles.
For write → write or write →
read access cycles,
successive access cycles
without idle cycles are
frequently available due to the
write buffer effect described in
the left column. If successive
access cycles without idle
cycles are not allowed, specify
the minimum number of idle
cycles between access cycles
through CSnBCR.
depends on the target memory
types. See table 9.24.

Related parts for DS72030W200FPV