DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 974

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Section 19 Controller Area Network (RCAN-TL1)
way as the arbitration on the CAN Bus between two CAN nodes starting transmission at the same
time).
This bit can be modified only in Reset or Halt mode.
Bit 1—Halt Request (MCR1): Setting the MCR1 bit causes the CAN controller to complete its
current operation and then enter Halt mode (where it is cut off from the CAN bus). The RCAN-
TL1 remains in Halt Mode until the MCR1 is cleared. During the Halt mode, the CAN Interface
does not join the CAN bus activity and does not store messages or transmit messages. All the user
registers (including Mailbox contents and TEC/REC) remain unchanged with the exception of
IRR0 and GSR4 which are used to notify the halt status itself. If the CAN bus is in idle or
intermission state regardless of MCR6, RCAN-TL1 will enter Halt Mode within one Bit Time. If
MCR6 is set, a halt request during Bus Off will be also processed within one Bit Time. Otherwise
the full Bus Off recovery sequence will be performed beforehand. Entering the Halt Mode can be
notified by IRR0 and GSR4.
If both MCR14 and MCR6 are set, MCR1 is automatically set as soon as RCAN-TL1 enters
BusOff.
In the Halt mode, the RCAN-TL1 configuration can be modified with the exception of the Bit
Timing setting, as it does not join the bus activity. MCR[1] has to be cleared by writing a ‘0’ in
order to re-join the CAN bus. After this bit has been cleared, RCAN-TL1 waits until it detects 11
recessive bits, and then joins the CAN bus.
Notes: 1. After issuing a Halt request the CPU is not allowed to set TXPR or TXCR or clear
Rev. 3.00 Sep. 28, 2009 Page 942 of 1650
REJ09B0313-0300
Bit 2: MCR2
0
1
Bit 1: MCR1
0
1
2. Transition into or recovery from HALT mode, is only possible if the BCR1 and BCR0
MCR1 until the transition to Halt mode is completed (notified by IRR0 and GSR4).
After MCR1 is set this can be cleared only after entering Halt mode or through a reset
operation (SW or HW).
registers are configured to a proper Baud Rate.
Description
Transmission order determined by message identifier priority (Initial value)
Transmission order determined by mailbox number priority (Mailbox-31 →
Mailbox-1)
Description
Clear Halt request (Initial value)
Halt mode transition request

Related parts for DS72030W200FPV