DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 157

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
5.1.2
The exception handling sources are detected and start processing according to the timing shown in
table 5.2.
Table 5.2
Exception
Reset
Address error
Interrupts
Register bank
error
Instructions
Exception Handling Operations
Timing of Exception Source Detection and Start of Exception Handling
Source
Power-on reset
Manual reset
Bank underflow
Bank overflow
Trap instruction
General illegal
instructions
Slot illegal
instructions
Integer division
exception
Starts when the MRES pin changes from low to high or when
Timing of Source Detection and Start of Handling
Starts when the RES pin changes from low to high, when the
H-UDI reset negate command is set after the H-UDI reset
assert command has been set, or when the WDT overflows.
the WDT overflows.
Detected when instruction is decoded and starts when the
previous executing instruction finishes executing.
Detected when instruction is decoded and starts when the
previous executing instruction finishes executing.
Starts upon attempted execution of a RESBANK instruction
when saving has not been performed to register banks.
In the state where saving has been performed to all register
bank areas, starts when acceptance of register bank overflow
exception has been set by the interrupt controller (the BOVE bit
in IBNR of the INTC is 1) and an interrupt that uses a register
bank has occurred and been accepted by the CPU.
Starts from the execution of a TRAPA instruction.
Starts from the decoding of undefined code anytime except
immediately after a delayed branch instruction (delay slot)
(including FPU instructions and FPU-related CPU instructions
in FPU module standby state).
Starts from the decoding of undefined code placed directly after
a delayed branch instruction (delay slot) (including FPU
instructions and FPU-related CPU instructions in FPU module
standby state), of instructions that rewrite the PC, of 32-bit
instructions, of the RESBANK instruction, of the DIVS
instruction, or of the DIVU instruction.
Starts when detecting division-by-zero exception or overflow
exception caused by division of the negative maximum value
(H'80000000) by −1.
Rev. 3.00 Sep. 28, 2009 Page 125 of 1650
Section 5 Exception Handling
REJ09B0313-0300

Related parts for DS72030W200FPV