DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 835

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Bit
0
Bit Name
CE
Initial
Value
0
R/W
R/W
Description
Conflict/Incomplete Error
Indicates that a conflict error has occurred
when 0 is externally input to the SCS pin with SSUMS
= 0 (SSU mode) and MSS = 1 (master mode).
If the SCS pin level changes to 1 with SSUMS = 0 (SSU
mode) and MSS = 0 (slave mode), an incomplete error
occurs because it is determined that a master device
has terminated the transfer. In SSU mode, when
clearing RDRF in SSSR while reading receive data
(reading SSRDR) when a slave device is in the receive
operation state, or clearing TDRE in SSSR while writing
transmit data (writing to SSTDR) when a slave device is
in the transmit operation state, an incomplete error
occurs at the end of the frame, even if clearing does not
complete by the beginning of the next frame.
Data reception does not continue while the CE bit is set
to 1. Serial transmission also does not continue. Reset
the SSU internal sequencer by setting the SRES bit in
SSCRL to 1 before resuming transfer after incomplete
error.
[Setting conditions]
[Clearing condition]
Section 16 Synchronous Serial Communication Unit (SSU)
When a low level is input to the SCS pin in master
mode (the MSS bit in SSCRH is set to 1)
When the SCS pin is changed to 1 during transfer in
slave mode (the MSS bit in SSCRH is cleared to 0)
At the end of the frame, when reading SSRDR and
clearing RDRF do not complete by the beginning of
the next frame during receive operation by a slave
device
At the end of the frame, when writing to SSTDR and
clearing TDRE do not complete by the beginning of
the next frame during transmit operation by a slave
device
When writing 0 after reading CE = 1
Rev. 3.00 Sep. 28, 2009 Page 803 of 1650
REJ09B0313-0300

Related parts for DS72030W200FPV