DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 626

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Section 11 Multi-Function Timer Pulse Unit 2 (MTU2)
11.4.9
A/D converter start requests can be issued in channel 4 by making settings in the timer A/D
converter start request control register (TADCR), timer A/D converter start request cycle set
registers (TADCORA_4 and TADCORB_4), and timer A/D converter start request cycle set
buffer registers (TADCOBRA_4 and TADCOBRB_4).
The A/D converter start request delaying function compares TCNT_4 with TADCORA_4 or
TADCORB_4, and when their values match, the function issues a respective A/D converter start
request (TRG4AN or TRG4BN).
A/D converter start requests (TRG4AN and TRG4BN) can be skipped in coordination with
interrupt skipping by making settings in the ITA3AE, ITA4VE, ITB3AE, and ITB4VE bits in
TADCR.
• Example of Procedure for Specifying A/D Converter Start Request Delaying Function
Rev. 3.00 Sep. 28, 2009 Page 594 of 1650
REJ09B0313-0300
Figure 11.73 shows an example of procedure for specifying the A/D converter start request
delaying function.
Set A/D converter start request cycle
• Set the timing of transfer
• Set linkage with interrupt skipping
• Enable A/D converter start
from cycle set buffer register
request delaying function
A/D Converter Start Request Delaying Function
A/D converter start request
A/D converter start request
Figure 11.73 Example of Procedure for Specifying A/D Converter
delaying function
delaying function
Start Request Delaying Function
[1]
[2]
[1] Set the cycle in the timer A/D converter start request cycle
[2] Use bits BF1 and BF2 in the timer A/D converter start
Notes: 1. Perform TADCR setting while TCNT_4 is stopped.
• Specify whether to link with interrupt skipping through bits
• Use bits TU4AE, DT4AE, UT4BE, and DT4BE to enable
buffer register (TADCOBRA_4 or TADCOBRB_4) and timer
A/D converter start request cycle register (TADCORA_4 or
TADCORB_4). (The same initial value must be specified in
the cycle buffer register and cycle register.)
request control register (TADCR) to specify the timing of
transfer from the timer A/D converter start request cycle
buffer register to A/D converter start request cycle register.
ITA3AE, ITA4VE, ITB3AE, and ITB4VE.
A/D conversion start requests (TRG4AN or TRG4BN).
2. Do not set BF1 to 1 when complementary PWM mode
3. Do not set ITA3AE, ITA4VE, ITB3AE, ITB4VE,
is not selected.
DT4AE, or DT4BE to 1 when complementary PWM
mode is not selected.

Related parts for DS72030W200FPV