DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 1145

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Table 23.4 Test Mode Operation
23.3.5
CFBCFG, D0FBCFG, and D1FBCFG are registers that control FIFO port accesses. There are
three FIFO ports; CPU-FIFO, DMA0-FIFO, and DMA1-FIFO. Accesses to these ports are
controlled by the corresponding configuration registers.
These registers are initialized by a power-on reset.
Initial value:
Test Mode
Normal operation
Test_J
Test_K
Test_SE0_NAK
Test_Packet
Reserved
Bit
15 to 10 ⎯
9
R/W:
Bit:
FIFO Port Configuration Registers (CFBCFG, D0FBCFG, D1FBCFG)
Bit Name
TENDE
15
R
0
-
14
R
0
-
13
R
0
-
Initial
Value
All 0
0
12
R
0
-
11
R
0
Functions of Function
Controller Selected
0000
0001
0010
0011
0100
0101 to 0111
-
R/W
R
R/W
10
R
0
-
TENDE FEND
R/W
9
0
Description
Reserved
These bits are always read as 0. The write value
should always be 0.
DMA Transfer End Sampling Enable
Controls the acceptance of a DMA transfer end
signal sent from the direct memory access controller
(DMAC) at the end of DMA transfer.
0: A DMA transfer end signal is not sampled.
1: A DMA transfer end signal is sampled.
R/W
8
0
Section 23 USB 2.0 Host/Function Module (USB)
R
7
0
-
UTST Bit Setting
Rev. 3.00 Sep. 28, 2009 Page 1113 of 1650
R
6
0
-
Functions of Host Controller
Selected
0000
1001
1010
1011
1100
1101 to 1111
R
5
0
-
R
4
0
-
RW
3
1
REJ09B0313-0300
R/W
FWAIT[3:0]
2
1
R/W
1
1
R/W
0
1

Related parts for DS72030W200FPV