DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 716

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Section 13 Watchdog Timer (WDT)
13.4
13.4.1
The WDT can be used to cancel software standby mode with an interrupt such as an NMI
interrupt. The procedure is described below. (The WDT does not operate when resets are used for
canceling, so keep the RES or MRES pin low until clock oscillation settles.)
1. Before making a transition to software standby mode, always clear the TME bit in WTCSR
2. Set the type of count clock used in the CKS[2:0] bits in WTCSR and the initial value of the
3. After setting the STBY bit of the standby control register (STBCR: see section 28, Power-
4. The WDT starts counting by detecting the edge change of the NMI signal.
5. When the WDT count overflows, the CPG starts supplying the clock and this LSI resumes
13.4.2
To change the frequency used by the PLL, use the WDT. When changing the frequency only by
switching the divider, do not use the WDT.
1. Before changing the frequency, always clear the TME bit in WTCSR to 0. When the TME bit
2. Set the type of count clock used in the CKS[2:0] bits in WTCSR and the initial value of the
3. When the frequency control register (FRQCR) is written to, this LSI stops temporarily. The
4. When the WDT count overflows, the CPG resumes supplying the clock and this LSI resumes
Rev. 3.00 Sep. 28, 2009 Page 684 of 1650
REJ09B0313-0300
to 0. When the TME bit is 1, an erroneous reset or interval timer interrupt may be generated
when the count overflows.
counter in WTCNT. These values should ensure that the time till count overflow is longer than
the clock oscillation settling time.
Down Modes) to 1, the execution of a SLEEP instruction puts the system in software standby
mode and clock operation then stops.
operation. The WOVF flag in WRCSR is not set when this happens.
is 1, an erroneous reset or interval timer interrupt may be generated when the count overflows.
counter in WTCNT. These values should ensure that the time till count overflow is longer than
the clock oscillation settling time. However, the WDT counts up using the clock after the
setting.
WDT starts counting.
operation. The WOVF flag in WRCSR is not set when this happens.
WDT Usage
Canceling Software Standby Mode
Changing the Frequency

Related parts for DS72030W200FPV