DS72030W200FPV Renesas Electronics America, DS72030W200FPV Datasheet - Page 156

no-image

DS72030W200FPV

Manufacturer Part Number
DS72030W200FPV
Description
MPU, 32BIT, SH7203, ROMLESS, 240QFP
Manufacturer
Renesas Electronics America
Series
SH7200r
Datasheet

Specifications of DS72030W200FPV

Core Size
32bit
Program Memory Size
32KB
Cpu Speed
200MHz
Digital Ic Case Style
QFP
No. Of Pins
240
Supply Voltage Range
1.1V To 1.3V
Operating Temperature Range
-20°C To +85°C
Svhc
No SVHC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Section 5 Exception Handling
Notes: 1. Delayed branch instructions: JMP, JSR, BRA, BSR, RTS, RTE, BF/S, BT/S, BSRF,
Rev. 3.00 Sep. 28, 2009 Page 124 of 1650
REJ09B0313-0300
Type
Interrupt
Instruction Trap instruction (TRAPA instruction)
2. Instructions that rewrite the PC: JMP, JSR, BRA, BSR, RTS, RTE, BT, BF, TRAPA,
3. 32-bit instructions: BAND.B, BANDNOT.B, BCLR.B, BLD.B, BLDNOT.B, BOR.B,
BRAF.
BF/S, BT/S, BSRF, BRAF, JSR/N, RTV/N.
BORNOT.B, BSET.B, BST.B, BXOR.B, MOV.B@disp12, MOV.W@disp12,
MOV.L@disp12, MOVI20, MOVI20S, MOVU.B, MOVU.W.
Exception Handling
On-chip peripheral modules I
General illegal instructions (undefined code)
Slot illegal instructions (undefined code placed directly after a delayed
branch instruction*
instructions in FPU module standby state), instructions that rewrite the PC*
32-bit instructions*
instruction)
3
1
, RESBANK instruction, DIVS instruction, and DIVU
(including FPU instructions and FPU-related CPU
Serial communications interface with FIFO
(SCIF)
Synchronous serial communications unit
(SSU)
Serial sound interface (SSI)
AND/NAND flash memory controller (FLCTL)
Realtime clock (RTC)
Controller area network (RCAN-TL1)
2
C bus interface 3 (IIC3)
2
,
Priority
High
Low

Related parts for DS72030W200FPV