DK-DEV-4SGX230N Altera, DK-DEV-4SGX230N Datasheet - Page 838

KIT DEVELOPMENT STRATIX IV

DK-DEV-4SGX230N

Manufacturer Part Number
DK-DEV-4SGX230N
Description
KIT DEVELOPMENT STRATIX IV
Manufacturer
Altera
Series
Stratix® IVr
Type
FPGAr

Specifications of DK-DEV-4SGX230N

Contents
Development Board, Universal Power Supply, Cables and Software
Silicon Manufacturer
Altera
Core Architecture
FPGA
Core Sub-architecture
Stratix
Silicon Core Number
EP4S
Silicon Family Name
Stratix IV GX
Rohs Compliant
Yes
For Use With/related Products
EP4SGX230K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-2594

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DK-DEV-4SGX230N
Manufacturer:
Altera
Quantity:
135
Part Number:
DK-DEV-4SGX230N
Manufacturer:
ALTERA
0
4–32
Figure 4–18. Reset Sequence with CDR in Automatic Lock Mode
Notes to
(1) For t
(2) For t
Stratix IV Device Handbook Volume 2: Transceivers
Reset and Power Down Signals
Figure
pll_powerdown
LTD_Auto
Ouput Status Signals
4–18:
duration, refer to the
rx_analogreset[0]
pll_powerdown[0]
pll_powerdown[3]
rx_analogreset[3]
rx_freqlocked[0]
rx_dataout[63:0]
rx_freqlocked[3]
duration, refer to the
pll_locked[3]
pll_locked[0]
Receiver and Transmitter Channel Set-Up—Receiver CDR in Automatic Lock
Mode
This configuration contains both a transmitter and receiver channel. For Basic (PMA
Direct) drive ×1 mode, with receiver CDR in automatic lock mode, use the reset
sequence shown in
mode.
busy
DC and Switching Characteristics for Stratix IV Devices
1
t
pll_powerdown (1)
DC and Switching Characteristics for Stratix IV Devices
2
Figure
3
3
4–18. In this example, four channels are configured in this
Minimum of Two Parallel Clock Cycles
4
5
5
Chapter 4: Reset Control and Power Down in Stratix IV Devices
chapter.
t
TLD_Auto (2)
6
6
chapter.
PMA Direct Drive Mode Reset Sequences
7
valid parallel data into FPGA fabric
February 2011 Altera Corporation

Related parts for DK-DEV-4SGX230N