DK-DEV-4SGX230N Altera, DK-DEV-4SGX230N Datasheet - Page 976

KIT DEVELOPMENT STRATIX IV

DK-DEV-4SGX230N

Manufacturer Part Number
DK-DEV-4SGX230N
Description
KIT DEVELOPMENT STRATIX IV
Manufacturer
Altera
Series
Stratix® IVr
Type
FPGAr

Specifications of DK-DEV-4SGX230N

Contents
Development Board, Universal Power Supply, Cables and Software
Silicon Manufacturer
Altera
Core Architecture
FPGA
Core Sub-architecture
Stratix
Silicon Core Number
EP4S
Silicon Family Name
Stratix IV GX
Rohs Compliant
Yes
For Use With/related Products
EP4SGX230K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-2594

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DK-DEV-4SGX230N
Manufacturer:
Altera
Quantity:
135
Part Number:
DK-DEV-4SGX230N
Manufacturer:
ALTERA
0
1–18
Table 1–3. MegaWizard Plug-In Manager Options (Ports/Calibration Screen) (Part 2 of 3)
Stratix IV Device Handbook Volume 3
Create a
tx_phase_comp_fifo_error output
port.
Create an rx_coreclk port to connect
to the read clock of the RX phase
compensation FIFO.
Create a tx_coreclk port to connect
to the write clock of the TX phase
compensation FIFO.
Create a tx_forceelecidle input
port
Use calibration block.
ALTGX Setting
This output port indicates a
Transmitter Phase Compensation
FIFO overflow or under-run
condition.
You can clock the parallel output data
from the receiver using this optional
input port. This port allows you to
clock the read side of the Receiver
Phase Compensation FIFO with a
user-provided clock (FPGA fabric
clock, FPGA fabric-Transceiver
interface clock, or input reference
clock).
You can clock the parallel transmitter
data generated in the FPGA fabric
using this optional input port. This
port allows you to clock the write
side of the Transmitter Phase
Compensation FIFO with a
user-provided clock (FPGA fabric
clock, FPGA fabric-Transceiver
interface clock, or input reference
clock).
In Basic and PCIe modes, this
optional input signal places the
transmitter buffer in the electrical
idle state.
The calibration block is always
enabled.
Description
Chapter 1: ALTGX Transceiver Setup Guide for Stratix IV Devices
“TX Phase Compensation FIFO Status
Signal” section in the
Architecture in Stratix IV Devices
“FPGA Fabric-Transceiver Interface
Clocking” section in the
Clocking in Stratix IV Devices
“FPGA Fabric-Transceiver Interface
Clocking” section in the
Clocking in Stratix IV Devices
“Transceiver Channel Architecture” section
in the
Devices
“Calibration Blocks” section in the
Transceiver Architecture in Stratix IV
Devices
Transceiver Architecture in Stratix IV
chapter.
chapter.
February 2011 Altera Corporation
Reference
Transceiver
Transceiver
Transceiver
Parameter Settings
chapter.
chapter.
chapter.

Related parts for DK-DEV-4SGX230N