MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 1010

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
DMA Controller
15.4
This section describes the function of the DMA controller.
15.4.1
All DMA channels support two different modes of operation: a basic mode (MRn[XFE] is cleared) and an
extended mode (MRn[XFE] is set). In both modes, a channel can be activated by clearing and setting
MRn[CS], or through the single-write start mode using MRn[CDSM/SWSM] and MRn[SRW], or through
an external control mode using MRn[ECS_EN].
15-24
Bits
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
EOLNI1
EOLSI1
EOLNI2
EOLSI2
EOLNI3
EOLSI3
Functional Description
EOSI1
EOSI2
EOSI3
Name
CH1
CB1
CH2
CB2
CH3
CB3
PE1
TE2
PE2
TE3
PE3
DMA Channel Operation
Channel halted, channel 1
Programming error, channel 1
End-of-links interrupt, channel 1
Channel busy, channel 1
End-of-segment interrupt, channel 1
End-of-lists/direct interrupt, channel 1
Transfer error, channel 2
0 Normal operation
1 An error condition occurred during the DMA transfer.
Reserved
Channel halted, channel 2
Programming error, channel 2
End-of-links interrupt, channel 2
Channel busy, channel 2
End-of-segment interrupt, channel 2
End-of-lists/direct interrupt, channel 2
Transfer error, channel 3
0 Normal operation
1 An error condition occurred during the DMA transfer.
Reserved
Channel halted, channel 3
Programming error, channel 3
End-of-links interrupt, channel 3
Channel busy, channel 3
End-of-segment interrupt, channel 3
End-of-lists/direct interrupt, channel 3
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Table 15-22. DGSR Field Descriptions (continued)
Description
Freescale Semiconductor

Related parts for MPC8536E-ANDROID