MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 234

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
L2 Look-Aside Cache/SRAM
Table 6-5
6.3.1.2.2
The L2 cache external write address registers extended address (L2CEWAREAn), shown in
contain the upper 4 bits of the 28-bit L2 cache external write base address.
Table 6-6
6.3.1.2.3
The L2CEWARn/L2CEWAREAn address registers work with the L2 cache external write control
registers 0–3 (L2CEWCRn), shown in
6-14
Offset 0x2_0014
Reset
Offset 0x2_0018
Reset
24–31
28–31
0–23
0–27
Bits
Bits
W
W
R
R
0x2_0024
0x2_0034
0x2_0044
0x2_0028
0x2_0038
0x2_0048
E LOCK
0
0
Figure 6-9. Cache External Write Address Registers Extended Address (L2CEWAREA n )
describes L2CEWARn fields.
describes the fields of L2CEWAREAn.
ADDR
ADDR
Name
Name
1
Figure 6-10. Cache External Write Control Registers (L2CEWCR0–L2CEWCR3)
L2 Cache External Write Address Registers Extended Address 0–3
(L2CEWAREA n )
L2 Cache External Write Control Registers 0–3 (L2CEWCR n )
2
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
3
bits of the base address are in L2CEWAREA n [ADDR].
Reserved
Reserved
address is in L2CEWAR n [ADDR].
Contains the lower 24 bits of the 28-bit L2 cache external write base address. Note that the upper 4
Contains the upper 4 bits of the L2 cache external write base address. Note that the rest of the base
4
Table 6-6. L2CEWAREA n Field Descriptions
Table 6-5. L2CEWAR n Field Descriptions
Figure
6-10, to control cache external write functionality.
All zeros
All zeros
Description
Description
SIZMASK
Freescale Semiconductor
Access: Read/Write
Access: Read/Write
27 28
Figure
ADDR
6-9,
31
31

Related parts for MPC8536E-ANDROID