MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 1062

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
PCI Bus Interface
16.3.2.10 PCI Bus Latency Timer Register—0x0D
Table 16-33
16.3.2.11 PCI Base Address Registers
A PCI base address register points to the beginnings of each address range to which the device responds
by asserting PCI_DEVSEL. The base address register (BAR) at offset 0x10 is a fixed 1-Mbyte window
that is automatically translated to the local configuration, control, and status registers address space.
The other base address registers are aliases (with differing format) of the PCI inbound ATMU windows;
see
corresponds to inbound ATMU window 1; the 64-bit base address registers at offsets 0x18 and 0x20
correspond to inbound ATMU windows 2 and 3. If one of these registers is written, the corresponding
ATMU register is also updated; if a PCI inbound ATMU register is written, the corresponding BAR is also
updated. If one of these registers is read, the corresponding size of ATMU is returned on the PCI bus
providing valid window size in the Inbound ATMU window attributes register.
Note that PCSRBAR cannot be updated through the inbound ATMU registers.
16-36
Offset 0x0D
Reset
Section 16.3.1.3, “PCI ATMU Inbound Registers.”
W
Bits
Bits
7–3 Latency Timer The maximum number of PCI clocks that the device, when mastering a transaction, holds the bus
2–0 Latency Timer Read-only bits. The minimum latency timer value when set is 8 PCI clocks.
7–0
R
Cache
Name
Size
Line
Name
7
describes the PCI latency timer register (PLTR).
Represents the cache line size of the processor in terms of 32-bit words (8 32-bit words = 32 bytes).
PCLSR is read-write; however, for PCI operation an attempt to program this register to any value other
than 0x8 results in clearing it.
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Table 16-32. PCI Bus Cache Line Size Register Field Descriptions
after PCI bus grant has been negated The value is in PCI clocks. The PCI 2.2 specification gives
rules by which the PCI bus interface unit completes transactions when the timer has expired.
Table 16-33. PCI Bus Latency Timer Register Field Descriptions
Figure 16-34. PCI Bus Latency Timer Register
Latency Timer
All zeros
Description
The 32-bit base address register at offset 0x14
Description
3
2
Latency Timer
Freescale Semiconductor
Access: Mixed
0

Related parts for MPC8536E-ANDROID