MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 672

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Enhanced Local Bus Controller
13.3.1.12 Transfer Error Attributes Register (LTEATR)
The transfer error attributes register (LTEATR) captures source attributes of an error/event.
shows the LTEATR. After LTEATR[V] has been set, software must clear this bit to allow LTESR,
LTEATR, and LTEAR to update following any subsequent events/errors.
13-30
Offset 0x0_50BC
Reset
10–11
13–29
Bits
3–4
6–7
12
30
31
2
5
8
9
W
R
0
WARA Write after read atomic (WARA) error interrupt enable.
RAWA Read after write atomic (RAWA) error interrupt enable.
Name
UCCI
PARI
WPI
CSI
CCI
2
RWB
Parity and ECC error interrupt enable. Note that uncorrectable read errors may cause the assertion of
core_fault_in, which causes the core to generate a machine check interrupt, unless it is disabled (by clearing
HID1[RFXE]). If RFXE is zero and this error occurs, LTEDR[PARD] must be cleared and PARI must be set to
ensure that an interrupt is generated.
0 Parity and ECC error reporting is disabled.
1 Parity and ECC error reporting is enabled.
Reserved
Write protect error interrupt enable.
0 Write protect error reporting is disabled.
1 Write protect error reporting is enabled.
Reserved
0 WARA error reporting is disabled.
1 WARA error reporting is enabled.
0 RAWA error reporting is disabled.
1 RAWA error reporting is enabled.
Reserved
Chip select error interrupt enable.
0 Chip select error reporting is disabled.
1 Chip select error reporting is enabled.
Reserved
UPM Run pattern command completion Event interrupt enable.
0 UPM Run pattern command completion reporting is disabled.
1 UPM Run pattern command completion reporting is enabled.
FCM command completion Event interrupt enable.
0 Command completion reporting is disabled.
1 Command completion reporting is enabled.
3
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
4
Figure 13-16. Transfer Error Attributes Register (LTEATR
Table 13-18. LTEIR Field Descriptions (continued)
10 11
SRCID
All zeros
15 16
Description
PB
19 20
BNK
Freescale Semiconductor
Access: Read/Write
27 28
Figure 13-16
30 31
V

Related parts for MPC8536E-ANDROID