MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 636

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
DUART
12-18
DMS
DMS
DMS
Bits
6
7
0
0
1
1
0
0
1
1
0
0
1
1
RXRDY Receiver ready. This read-only bit reflects the status of the receiver FIFO or URBR. The status depends on
TXRDY Transmitter ready. This read-only bit reflects the status of the transmitter FIFO or the UTHR. The status
Name
FEN
FEN
FEN
0
1
0
1
0
1
0
1
0
1
0
1
DMA Mode
DMA Mode
DMA Mode
depends on the DMA mode selected, which is determined by the DMS and FEN bits in the UFCR.
0 The bit is cleared, as shown in
1 This bit is set, as shown in
the DMA mode selected, which is determined by the DMS and FEN bits in the UFCR.
0 The bit is cleared, as shown in
1 This bit is set, as shown in
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
0
0
0
1
0
0
0
1
0
0
0
1
TXRDY is set after the first character is loaded into the transmitter FIFO or UTHR.
TXRDY is set when the transmitter FIFO is full.
TXRDY is cleared when there are no characters in the transmitter FIFO or UTHR.
TXRDY is cleared when there are no characters in the transmitter FIFO or UTHR. TXRDY
remains clear when the transmitter FIFO is not yet full.
RXRDY is set when there are no characters in the receiver FIFO or URBR.
RXRDY is set when the trigger level has not been reached and there has been no time out.
Table 12-19. UDSR Field Descriptions (continued)
Table 12-21. UDSR[TXRDY] Cleared Conditions
Table 12-22. UDSR[RXRDY] Set Conditions
Table 12-20. UDSR[TXRDY] Set Conditions
Table
Table
Table
Table
12-20.
12-22.
12-21.
12-23.
Description
Meaning
Meaning
Meaning
Freescale Semiconductor

Related parts for MPC8536E-ANDROID