MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 1521

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Table 23-22
23.4.1.20 Processor Version Register (PVR)
Shown in
of the PVR in the e500 core (and is therefore accessible to external devices).
Version Register (PVR) and System Version Register (SVR),”
MPC8536E.
Freescale Semiconductor
Offset 0x0A0
Reset
W
R
13–15
17–19
21–31
9–11
Bits
1–3
5–7
12
16
20
0
4
8
0
Figure
describes the bit settings of AUTORSTSR.
RST_CKSTP
RST_DPSLP
RST_CORE
RST_MPIC
RST_WRS
READY
Name
23-20, the PVR contains the e500 processor version number. It is a memory-mapped copy
See
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Section 5.3.1, “Processor Version Register (PVR) and System Version Register (SVR)
Core was reset in response to check stop
0 No reset
1 Reset occurred.
Reserved
Core was reset in respone to watchdog timer expiration
0 No reset
1 Reset occurred
Reserved
Core was reset in respone to MPIC reset request
0 No reset
1 Reset occurred
Reserved
Core was reset in respone to internal core request to reset itself by seeting bit DBCR[RST]
register.
0 No reset
1 Reset occurred
Reserved
Core ready pin. This bit reflects what is driven on the READY_P external signal.
0 Core not ready
1 Core ready
Reserved
Core was reset in respone to deep sleep by seeting bit POWMGTCSR[DPSLP] register
0 No reset
1 Reset occurred
Reserved
Version
Figure 23-20. Processor Version Register (PVR)
Table 23-22. AUTORSTSR Field Descriptions
15 16
Description
lists the complete values for the
Revision
Section 5.3.1, “Processor
Access: Read only
Global Utilities
23-29
31

Related parts for MPC8536E-ANDROID