MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 1309

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Freescale Semiconductor
Reset
Reset
Offset: 0x050 (FEVT)
FEVTAC12E
FEVTDMAE
FEVTDEBE
FEVTDTOE
FEVTCEBE
FEVTCINT
FEVTDCE
FEVTCCE
FEVTCCE
FEVTCIE
W FEVT
W
R
R
Field
1–2
4–6
10
11
12
13
14
15
0
3
7
8
9
CINT
16
0
0
1
Force event card interrupt. Writing 1 to this bit generates a low-level short pulse on the internal
SDHC_DAT[1] line, which imitates a self-clearing interrupt from the external card. If enabled,
IRQSTAT[CINT] is set and the interrupt service routine may treat this interrupt as a normal interrupt from
the external card.
Reserved
Force event DMA error. Forces IRQSTAT[DMAE] to set.
Reserved
Force event Auto CMD12 error. Forces IRQSTAT[AC12E] to set.
Reserved
Force event data end bit error. Forces IRQSTAT[DEBE] to set.
Force event data CRC error. Forces IRQSTAT[DCE] to set.
Force event data time out error. Forces IRQSTAT[DTOE] to set.
Force event command index error. Forces IRQSTAT[CCE] to set.
Force event command end bit error. Forces IRQSTAT[CEBE] to set.
Force event command CRC error. Forces IRQSTAT[CCE] to set.
Force event command time out error. Forces IRQSTAT[CTOE] to set.
2
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
DMAE
FEVT
0
3
4
Figure 20-18. Force Event Register (FEVT)
Table 20-24. FEVT Field Descriptions
6
AC12E
FEVT
23
0
7
FEVTCNI
BAC12E
24
0
8
All zeros
All zeros
Description
DEBE
FEVT
25
0
9
FEVT
DCE
10
26
0
FEVTA
DTOE
C12IE
FEVT
11
27
0
0
Enhanced Secure Digital Host Controller
C12EBE
FEVTA
FEVT
CIE
12
28
0
0
C12CE
FEVTA
CEBE
FEVT
13
29
0
0
C12TOE
FEVTA
FEVT
CCE
Access: Write
14
30
0
0
C12NE
FEVTA
CTOE
FEVT
20-35
15
31
0
0

Related parts for MPC8536E-ANDROID