MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 818

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Enhanced Three-Speed Ethernet Controllers
14.5.3.3.12 Receive Descriptor Base Address High Register (RBASEH)
The RBASEH register is written by the user with the most significant address bits common to all RxBD
addresses, including RBASE0–RBASE7 and RBPTR0–RBPTR7. As a consequence, RxBD rings must be
placed in a 4 Gbyte segment of memory whose base address is prefixed by the bits in RBASEH. However,
Rx data buffers may potentially reside in a different memory region based at RBDBPH.
describes the definition for the RBASEH register.
Table 14-25
14.5.3.3.13 Receive Descriptor Base Address Registers (RBASE0–RBASE7)
The RBASEn registers are written by the user with the base address of each RxBD ring n. Each such value
must be divisible by eight, since the 3 least-significant bits always write as 000.
RBASEn registers.
Table 14-26
14-70
28–31
29–31
0–27
0–28
Bits
Bits
Offset eTSEC1:0x2_4400;
Reset
Offset eTSEC1:0x2_4404+8 n ;
Reset
W
W
R
R
RBASE n Receive base for ring n . RBASE defines the starting location in the memory map for the eTSEC RxBDs.
RBASEH Most significant bits common to all RxBD addresses—except data buffer pointers. The user must initialize
eTSEC3:0x2_6400
eTSEC3:0x2_6404+8 n
Name
0
0
Name
describes the fields of the RBASEH register.
describes the fields of the RBASEn registers.
This field must be 8-byte aligned. Together with setting the W (wrap) bit in the last BD, the user can select
how many BDs to allocate for the receive packets. The user must initialize RBASE before enabling the
eTSEC receive function on the associated ring.
Reserved
Reserved
RBASEH before enabling the eTSEC receive function.
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Table 14-41. RBASE0–RBASE7 Field Descriptions
Figure 14-36. RBASEH Register Definition
Table 14-40. RBASEH Field Descriptions
Figure 14-37. RBASE Register Definition
RBASE n
All zeros
All zeros
Description
Description
Figure 14-37
Freescale Semiconductor
Access: Read/Write
Access: Read/Write
Figure 14-36
27 28
describes the
28 29
RBASEH
31
31

Related parts for MPC8536E-ANDROID