MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 197

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
4.5
4.5.1
Selecting on-chip ROM in boot ROM location, see
on-chip ROM. The on-chip ROM is selected by configuring the POR config pins cfg_rom_loc[0:3]. Two
different configurations are provided for boot from the on-chip ROM - boot from eSPI and from eSDHC.
4.5.1.1
4.5.1.1.1
The MPC8536E is capable of loading initialization code from a memory device that is connected to the
eSDHC controller interface. This device can be either a SD or MMC card or other variants compatible with
these devices. The term SD/MMC will be used when referring to the memory device.
Boot from eSDHC is supported by the MPC8536E using an on-chip ROM which contains the basic
eSDHC device driver and the code to perform block copy from SD/MMC to any target memory. Selecting
on-chip ROM in boot ROM location (see
ROM. The on-chip ROM is selected by configuring the POR config pins cfg_rom_loc[0:3]. Prior to boot,
the user must ensure that the SD/MMC card to boot from is inserted.
Freescale Semiconductor
Note: The logic circuits shown depict functional relationships only; they do not represent physical implementation details.
Fixed-interval timer events based on one of the
Watchdog timer events based on one of the
Book E–defined TCR[WP] (WPEXT||WP).
Initialization/Applications Information
32
64 TB bits selected by the EIS-defined
Book E–defined TCR[FP] (FP||FPEXT).
Decrementer Event
e500 Core
64 TB bits selected by the EIS-defined
System Boot
TCR[WPEXT] concatenated with the
(0 ⇒ 1 Detect)
eSDHC Boot
TCR[FPEXT] concatenated with the
Overview
TBU
Core Time Base (Incrementer)
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Figure 4-7. RTC and Core Timer Facilities Clocking Options
63
32
(Decrementer)
32
DECAR
Table
TBL
DEC
Auto-Reload
4-14) causes the e500 CPU to fetch data from the on-chip
HID0
Table
63
63
4-14, causes the e500 CPU to fetch data from the
Core Timer
Facilities Clock
TBEN
8
SEL_TBCLK
Reset, Clocking, and Initialization
RTC
(Sampled
CCB
Clock
4-27

Related parts for MPC8536E-ANDROID