MPC8313ZQADDC Freescale Semiconductor, MPC8313ZQADDC Datasheet - Page 1012

no-image

MPC8313ZQADDC

Manufacturer Part Number
MPC8313ZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO ENC
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313ZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313ZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Universal Serial Bus Interface
Alternatively, a host controller implementation is allowed to traverse the entire asynchronous schedule list
(for example, observed the head of the queue (twice)) before setting USBSTS[AAI].
Software may re-use the memory associated with the removed queue heads after it observes
USBSTS[AAI] is set, following assertion of the doorbell. Software should acknowledge the interrupt on
async advance status as indicated in the USBSTS register, before using the doorbell handshake again
16.6.9.3
EHCI uses two bits to detect when the asynchronous schedule is empty. The queue head data structure (see
Figure
the head of the reclaim list. host controller also keeps a 1-bit flag in the USBSTS register (Reclamation)
that is cleared when the host controller observes a queue head with the H-bit set. The reclamation flag in
the status register is set when any USB transaction from the asynchronous schedule is executed (or
whenever the asynchronous schedule starts, see
Start Event.”
If the controller ever encounters an H-bit of one and a Reclamation bit of zero, the controller simply stops
traversal of the asynchronous schedule.
16-84
16-41) defines an H-bit in the queue head, which allows software to mark a queue head as being
HC State
A
A
Empty Asynchronous Schedule Detection
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Memory State
Before Unlink
B
Async-Advance Doorbell = 0
Figure 16-49. Generic Queue Head Unlink Scenario
USBCMD Interrupt on
C
HC State
D
A
USBSTS Interrupt on Async-Advance = 1
D
Async-Advance Doorbell = 0
Memory State
After Doorbell
B
USBCMD Interrupt on
Section 16.6.9.4, “Asynchronous Schedule Traversal:
C
HC State
A
A
After Unlink (B, C) and at Doorbell
USBSTS Interrupt on Async-Advance = 0
D
Async-Advance Doorbell = 1
Memory State
B
USBCMD Interrupt on
C
Freescale Semiconductor
D

Related parts for MPC8313ZQADDC