MPC8313ZQADDC Freescale Semiconductor, MPC8313ZQADDC Datasheet - Page 486

no-image

MPC8313ZQADDC

Manufacturer Part Number
MPC8313ZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO ENC
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313ZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313ZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Enhanced Local Bus Controller
Table 10-28
Table 10-29
10-38
Offset 0x0_50F0
Reset
17–21
23–31
14–19
0–16
0–13
W
Bits
Bits
R
22
0
Name
Name
MS
describes FPAR fields for small page devices.
CI
describes FPAR fields for large page devices.
PI
PI
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Figure 10-26. Flash Page Address Register, Large Page Device (ORx[PGS] = 1)
Table 10-29. FPAR Field Descriptions, Large Page Device (ORx[PGS] = 1)
Table 10-28. FPAR Field Descriptions, Small Page Device (ORx[PGS] = 0)
Reserved
Page index. PI indexes the page in NAND Flash EEPROM at the current block defined by FBAR, and
locates the corresponding transfer buffer in the FCM buffer RAM.
The 3 LSBs of PI index one of the eight 1 Kbyte buffers in the FCM buffer RAM as follows:
000 The page is transferred to/from FCM buffer 0, address offsets 0x0000–0x03FF
001 The page is transferred to/from FCM buffer 1, address offsets 0x0400–0x07FF
010 The page is transferred to/from FCM buffer 2, address offsets 0x0800–0x0BFF
011 The page is transferred to/from FCM buffer 3, address offsets 0x0C00–0x0FFF
100 The page is transferred to/from FCM buffer 4, address offsets 0x1000–0x13FF
101 The page is transferred to/from FCM buffer 5, address offsets 0x1400–0x17FF
110 The page is transferred to/from FCM buffer 6, address offsets 0x1800–0x1BFF
111 The page is transferred to/from FCM buffer 7, address offsets 0x1C00–0x1FFF
Main/spare region locator. In the case that FBCR[BC] = 0, MS is treated as 0.
0 Data is transferred to/from the main region of the FCM buffer; that is, the first 512 bytes of the buffer
1 Data is transferred to/from the spare region of the FCM buffer; that is, the second 512 bytes of the
Column index. CI indexes the first byte to transfer to/from the main or spare region of the NAND Flash
EEPROM and corresponding transfer buffer. In the case that FBCR[BC] = 0, CI is treated as 0. For MS
= 0, CI can range 0x000–0x1FF; for MS = 1, CI can range 0x000–0x00F.
Reserved
Page index. PA indexes the page in NAND Flash EEPROM at the current block defined by FBAR, and
locates the corresponding transfer buffer in the FCM buffer RAM.
The LSB of PI indexes one of the two 4 Kbyte buffers in the FCM buffer RAM as follows:
0 The page is transferred to/from FCM buffer 0, address offsets 0x0000–0x0FFF
1 The page is transferred to/from FCM buffer 1, address offsets 0x1000–0x1FFF
are used as the starting address.
buffer are used as the starting address, but only an initial 16 bytes of spare region are defined.
13 14
All zeros
Description
Description
PI
19
MS
20
21
Freescale Semiconductor
CI
Access: Read/Write
31

Related parts for MPC8313ZQADDC