MPC8313ZQADDC Freescale Semiconductor, MPC8313ZQADDC Datasheet - Page 1017

no-image

MPC8313ZQADDC

Manufacturer Part Number
MPC8313ZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO ENC
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313ZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313ZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
16.6.11 Ping Control
USB 2.0 defines an addition to the protocol for high-speed devices called Ping. Ping is required for all USB
2.0 High-speed bulk and control endpoints. Ping is not allowed for a split-transaction stream. This
extension to the protocol eliminates the bad side-effects of Naking OUT endpoints. The Status field has a
Ping State bit, which the host controller uses to determine the next actual PID it will use in the next
transaction to the endpoint (see
queue heads that meet all of the following criteria:
Table 16-67
PING protocol. Refer to Chapter 8 in the USB Specification, Revision 2.0 for detailed description on the
Ping protocol.
The Ping State bit is described in
on the initialization of the ping protocol (that is, start in Do OUT when we don't know whether there is
space on the device or not). The host controller manages the Ping State bit. System software sets the initial
value in the queue head when it initializes a queue head. The host controller preserves the Ping State bit
across all queue advancements. This means that when a new qTD is written into the queue head overlay
area, the previous value of the Ping State bit is preserved.
Freescale Semiconductor
The queue head is not an interrupt
The EPS field equals High-Speed
The PIDCode field equals OUT
illustrates the state transition table for the host controller's responsibility for maintaining the
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
1
2
3
Transaction Error (XactErr) is any time the host misses the handshake.
No transition change required for the Ping State bit. The Stall handshake
results in the endpoint being halted (for example, Active cleared and Halt
set). Software intervention is required to restart queue.
A Nyet response to an OUT means that the device has accepted the data,
but cannot receive any more at this time. Host must advance the transfer
state and additionally, transition the Ping State bit to Do Ping.
Current
Do OUT
Do OUT
Do OUT
Do OUT
Do OUT
Do Ping
Do Ping
Do Ping
Do Ping
Table 16-67. Ping Control State Transition Table
Table
Table
16-55). The Ping State bit is only managed by the host controller for
PING
PING
PING
PING
Host
OUT
OUT
OUT
OUT
OUT
16-55. The defined ping protocol allows the host to be imprecise
Event
XactErr
XactErr
Device
Stall
Nyet
Stall
Nak
Ack
Nak
Ack
1
1
Do Ping
Do Ping
Do OUT
Do Ping
Do Ping
Do OUT
Do Ping
Next
N/C
N/C
2
2
3
Universal Serial Bus Interface
16-89

Related parts for MPC8313ZQADDC