MPC8313ZQADDC Freescale Semiconductor, MPC8313ZQADDC Datasheet - Page 1142

no-image

MPC8313ZQADDC

Manufacturer Part Number
MPC8313ZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO ENC
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313ZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313ZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Serial Peripheral Interface
19-10
12–15
16–18
20–31
8–11
Bits
19
4
5
6
7
Name
DIV16 Divide by 16. Selects the clock source for the SPI baud rate generator (SPI BRG) when configured as an SPI
REV
LEN
M/S
EN
PM
OD
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
master. In slave mode, SPICLK is the clock source.
0 The SPI block input clock is the input to the SPI BRG.
1 The SPI block input clock/16 is the input to the SPI BRG.
In slave mode this bit must be cleared.
Reverse data mode for 8-/16-/32-bit character length only (see
0 LSB sent/received first (for data LEN < 32 the data is located at the lower half-word LSB)
1 MSB sent/received first
Master/slave. Selects master or slave mode.
0 The SPI is a slave.
1 The SPI is a master.
Enable SPI. Any other bits in SPMODE must not change when EN is set.
0 The SPI is disabled. The SPI is in a idle state and consumes minimal power. The SPI BRG is not
1 The SPI is enabled.
Note: The SPI controller requires a minimal gap of at least 10 input clocks between disabling the SPI and
Character length in bits per character. LEN can be either 32-bits, or 4- to 16-bits that are shown as follows:
0000 32-bit characters
0001–0010 Reserved, causes erratic behavior.
0011 4-bit characters
1111 16-bit characters
The TX and RX registers (SPITD, SPIRD) hold 32 bits at a time. A character length of 32 bits fills the TX and
RX registers; therefore, all of the bits in these registers are valid. However, if the character length selected by
LEN is equal or less than 16 bits, then the valid bits will reside in the lower half-word of the transmit and
receive registers. For example, if the character length is set to 16 bits than the valid bits will be 16–31, if the
character length is set to 5 bits that the valid bits will be16–20. Note that the transmit and receive registers
each can hold only one character regardless of the character length.
Prescale modulus select. Specifies the divide ratio of the prescale divider in the SPI clock generator. The SPI
baud rate generator clock source (either input clock or input clock divided by 16, depending on DIV16 bit) is
divided by 4 * ([PM] + 1), a range from 4 to 64. The clock has a 50% duty cycle. For example, if the prescale
modulus is set to PM = 0011 and DIV16 is set, the system/SPICLK clock ratio will be
16 * (4 * (0011 + 1)) = 256.
In slave mode this field must be cleared.
Reserved. Should be cleared.
Open drain mode.
0 All output pins are configured to normal mode.
1 All output pins are configured to open drain mode.
Note: Reserved. Should be cleared.
SPMODE[REV]
functioning and the input clock is disabled.
re-enabling. This minimal gap is sufficient provided that SPMODE[PM] and SPMODE[DIV16] are
cleared during the time in which SPMODE[EN] is cleared.
Table 19-4. SPMODE Field Descriptions (continued)
Examples.”)
Description
Section 19.4.1.6.1, “Reverse Mode
Freescale Semiconductor

Related parts for MPC8313ZQADDC